Home
last modified time | relevance | path

Searched refs:mmUVD_RB_BASE_HI (Results 1 – 12 of 12) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
A Duvd_6_0_d.h45 #define mmUVD_RB_BASE_HI 0x3c27 macro
A Duvd_7_0_offset.h96 #define mmUVD_RB_BASE_HI macro
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
A Dvcn_1_0_offset.h218 #define mmUVD_RB_BASE_HI macro
A Dvcn_2_5_offset.h553 #define mmUVD_RB_BASE_HI macro
A Dvcn_2_0_0_offset.h930 #define mmUVD_RB_BASE_HI macro
A Dvcn_3_0_0_offset.h883 #define mmUVD_RB_BASE_HI macro
/linux/drivers/gpu/drm/amd/amdgpu/
A Dvcn_v2_5.c1078 WREG32_SOC15(VCN, i, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v2_5_start()
1251 SOC15_REG_OFFSET(VCN, i, mmUVD_RB_BASE_HI), in vcn_v2_5_sriov_start()
1427 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v2_5_pause_dpg_mode()
A Dvcn_v2_0.c1079 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v2_0_start()
1229 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v2_0_pause_dpg_mode()
1946 SOC15_REG_OFFSET(UVD, i, mmUVD_RB_BASE_HI), in vcn_v2_0_start_sriov()
A Dvcn_v3_0.c1248 WREG32_SOC15(VCN, i, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v3_0_start()
1383 mmUVD_RB_BASE_HI), in vcn_v3_0_start_sriov()
1619 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v3_0_pause_dpg_mode()
A Duvd_v7_0.c919 …MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_ad… in uvd_v7_0_sriov_start()
1114 WREG32_SOC15(UVD, k, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in uvd_v7_0_start()
A Dvcn_v1_0.c937 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v1_0_start_spg_mode()
1242 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in vcn_v1_0_pause_dpg_mode()
A Duvd_v6_0.c866 WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); in uvd_v6_0_start()

Completed in 51 milliseconds