Searched refs:mmUVD_RB_WPTR2 (Results 1 – 12 of 12) sorted by relevance
/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
A D | uvd_6_0_d.h | 43 #define mmUVD_RB_WPTR2 0x3c25 macro
|
A D | uvd_7_0_offset.h | 92 #define mmUVD_RB_WPTR2 … macro
|
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
A D | vcn_1_0_offset.h | 214 #define mmUVD_RB_WPTR2 … macro
|
A D | vcn_2_5_offset.h | 569 #define mmUVD_RB_WPTR2 … macro
|
A D | vcn_2_0_0_offset.h | 926 #define mmUVD_RB_WPTR2 … macro
|
A D | vcn_3_0_0_offset.h | 899 #define mmUVD_RB_WPTR2 … macro
|
/linux/drivers/gpu/drm/amd/amdgpu/ |
A D | vcn_v1_0.c | 942 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v1_0_start_spg_mode() 1173 tmp = RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2); in vcn_v1_0_stop_dpg_mode() 1252 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v1_0_pause_dpg_mode() 1606 return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2); in vcn_v1_0_enc_ring_get_wptr() 1624 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, in vcn_v1_0_enc_ring_set_wptr()
|
A D | vcn_v2_5.c | 1085 WREG32_SOC15(VCN, i, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_5_start() 1303 tmp = RREG32_SOC15(VCN, inst_idx, mmUVD_RB_WPTR2); in vcn_v2_5_stop_dpg_mode() 1440 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_5_pause_dpg_mode() 1609 return RREG32_SOC15(VCN, ring->me, mmUVD_RB_WPTR2); in vcn_v2_5_enc_ring_get_wptr() 1636 WREG32_SOC15(VCN, ring->me, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_5_enc_ring_set_wptr()
|
A D | vcn_v2_0.c | 1086 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_0_start() 1107 tmp = RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2); in vcn_v2_0_stop_dpg_mode() 1242 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_0_pause_dpg_mode() 1569 return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2); in vcn_v2_0_enc_ring_get_wptr() 1596 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_0_enc_ring_set_wptr()
|
A D | uvd_v6_0.c | 128 return RREG32(mmUVD_RB_WPTR2); in uvd_v6_0_enc_ring_get_wptr() 160 WREG32(mmUVD_RB_WPTR2, in uvd_v6_0_enc_ring_set_wptr() 871 WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in uvd_v6_0_start()
|
A D | vcn_v3_0.c | 1255 WREG32_SOC15(VCN, i, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v3_0_start() 1487 tmp = RREG32_SOC15(VCN, inst_idx, mmUVD_RB_WPTR2); in vcn_v3_0_stop_dpg_mode() 1632 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v3_0_pause_dpg_mode() 2003 return RREG32_SOC15(VCN, ring->me, mmUVD_RB_WPTR2); in vcn_v3_0_enc_ring_get_wptr() 2030 WREG32_SOC15(VCN, ring->me, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v3_0_enc_ring_set_wptr()
|
A D | uvd_v7_0.c | 125 return RREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR2); in uvd_v7_0_enc_ring_get_wptr() 164 WREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR2, in uvd_v7_0_enc_ring_set_wptr() 1119 WREG32_SOC15(UVD, k, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in uvd_v7_0_start()
|
Completed in 50 milliseconds