Home
last modified time | relevance | path

Searched refs:MEM_AREA_IO_NSEC (Results 1 – 25 of 28) sorted by relevance

12

/optee_os/core/arch/arm/plat-hikey/
A Dmain.c25 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE, PL011_REG_SIZE);
27 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, PMUSSI_BASE, PMUSSI_REG_SIZE);
30 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, PERI_BASE, PERI_BASE_REG_SIZE);
31 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, PMX0_BASE, PMX0_REG_SIZE);
32 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, PMX1_BASE, PMX1_REG_SIZE);
33 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, GPIO6_BASE, PL061_REG_SIZE);
34 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, SPI_BASE, PL022_REG_SIZE);
56 vaddr_t peri_base = core_mmu_get_va(PERI_BASE, MEM_AREA_IO_NSEC, in spi_init()
58 vaddr_t pmx0_base = core_mmu_get_va(PMX0_BASE, MEM_AREA_IO_NSEC, in spi_init()
60 vaddr_t pmx1_base = core_mmu_get_va(PMX1_BASE, MEM_AREA_IO_NSEC, in spi_init()
[all …]
A Dspi_test.c23 vaddr_t gpio6_base = core_mmu_get_va(GPIO6_BASE, MEM_AREA_IO_NSEC, in spi_cs_callback()
25 vaddr_t spi_base = core_mmu_get_va(SPI_BASE, MEM_AREA_IO_NSEC, in spi_cs_callback()
50 vaddr_t pmx0_base = core_mmu_get_va(PMX0_BASE, MEM_AREA_IO_NSEC, in spi_set_cs_mux()
71 vaddr_t spi_base = core_mmu_get_va(SPI_BASE, MEM_AREA_IO_NSEC, in spi_test_with_manual_cs_control()
160 vaddr_t spi_base = core_mmu_get_va(SPI_BASE, MEM_AREA_IO_NSEC, in spi_test_with_registered_cs_cb()
207 vaddr_t gpio6_base = core_mmu_get_va(GPIO6_BASE, MEM_AREA_IO_NSEC, in spi_test_with_builtin_cs_control()
209 vaddr_t spi_base = core_mmu_get_va(SPI_BASE, MEM_AREA_IO_NSEC, in spi_test_with_builtin_cs_control()
/optee_os/core/arch/arm/plat-stm32mp1/
A Dmain.c27 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, APB1_BASE, APB1_SIZE);
28 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, APB2_BASE, APB2_SIZE);
29 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, APB3_BASE, APB3_SIZE);
30 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, APB4_BASE, APB4_SIZE);
31 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, APB5_BASE, APB5_SIZE);
32 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, AHB4_BASE, AHB4_SIZE);
33 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, AHB5_BASE, AHB5_SIZE);
/optee_os/core/arch/arm/plat-bcm/
A Dmain.c37 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, BCM_DEVICE5_BASE, BCM_DEVICE5_SIZE);
52 register_phys_mem(MEM_AREA_IO_NSEC, CFG_BCM_ELOG_AP_UART_LOG_BASE,
/optee_os/core/drivers/bnxt/
A Dbnxt_images.c101 phys_to_virt(QSPI_BNXT_IMG, MEM_AREA_IO_NSEC, in get_bnxt_images_info()
112 MEM_AREA_IO_NSEC, in get_bnxt_images_info()
/optee_os/core/arch/arm/plat-d02/
A Dmain.c16 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
/optee_os/core/arch/arm/plat-rpi3/
A Dmain.c37 register_phys_mem_pgdir(MEM_AREA_IO_NSEC,
/optee_os/core/arch/arm/plat-poplar/
A Dmain.c19 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE, PL011_REG_SIZE);
/optee_os/core/arch/arm/plat-hisilicon/
A Dmain.c16 register_phys_mem(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE, PL011_REG_SIZE);
/optee_os/core/arch/arm/plat-sprd/
A Dmain.c37 register_phys_mem_pgdir(MEM_AREA_IO_NSEC,
/optee_os/core/arch/arm/plat-rockchip/
A Dmain.c21 register_phys_mem_pgdir(MEM_AREA_IO_NSEC,
/optee_os/core/arch/arm/plat-k3/
A Dmain.c25 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
/optee_os/core/arch/arm/plat-mediatek/
A Dmain.c15 register_phys_mem_pgdir(MEM_AREA_IO_NSEC,
/optee_os/core/arch/arm/plat-synquacer/
A Dmain.c25 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
/optee_os/core/arch/arm/plat-aspeed/
A Dplatform_ast2600.c46 register_phys_mem(MEM_AREA_IO_NSEC,
/optee_os/core/arch/arm/plat-imx/
A Dmain.c52 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
/optee_os/core/arch/arm/plat-stm/
A Dmain.c27 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, UART_CONSOLE_BASE, STIH_ASC_REG_SIZE);
/optee_os/core/arch/arm/plat-sunxi/
A Dmain.c52 register_phys_mem_pgdir(MEM_AREA_IO_NSEC,
/optee_os/core/arch/arm/plat-ls/
A Dmain.c60 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
/optee_os/core/arch/arm/include/mm/
A Dcore_mmu.h146 MEM_AREA_IO_NSEC, enumerator
178 [MEM_AREA_IO_NSEC] = "IO_NSEC", in teecore_memtype_name()
/optee_os/core/arch/arm/plat-ti/
A Dmain.c36 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
/optee_os/core/arch/arm/plat-zynq7k/
A Dmain.c50 register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE,
/optee_os/core/drivers/
A Dstm32_uart.c169 MEM_AREA_IO_NSEC, info.reg_size); in stm32_uart_init_from_dt_node()
A Dstm32_rng.c228 mtype = MEM_AREA_IO_NSEC; in stm32_rng_init()
/optee_os/core/kernel/
A Ddt.c113 mtype = MEM_AREA_IO_NSEC; in dt_map_dev()

Completed in 33 milliseconds

12