Home
last modified time | relevance | path

Searched refs:DIV_ROUND_UP_ULL (Results 1 – 7 of 7) sorted by relevance

/u-boot/drivers/clk/
A Dclk-divider.c71 return DIV_ROUND_UP_ULL((u64)parent_rate, div); in divider_recalc_rate()
143 div = DIV_ROUND_UP_ULL((u64)parent_rate, rate); in divider_get_val()
/u-boot/include/linux/
A Dkernel.h73 #define DIV_ROUND_UP_ULL(ll, d) DIV_ROUND_DOWN_ULL((ll) + (d) - 1, (d)) macro
78 # define DIV_ROUND_UP_SECTOR_T(ll,d) DIV_ROUND_UP_ULL(ll, d)
/u-boot/drivers/clk/analogbits/
A Dwrpll-cln28hpc.c195 c->init_r = DIV_ROUND_UP_ULL(parent_rate, MAX_POST_DIVR_FREQ); in __wrpll_update_parent_rate()
/u-boot/drivers/clk/meson/
A Dg12a.c611 return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor); in mpll_rate_from_params()
733 frac_rate = DIV_ROUND_UP_ULL((u64)parent_rate_mhz * frac, in meson_pll_get_rate()
742 return (DIV_ROUND_UP_ULL(rate, n) >> od) * 1000000; in meson_pll_get_rate()
A Daxg.c129 return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor); in mpll_rate_from_params()
A Dgxbb.c617 return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor); in mpll_rate_from_params()
/u-boot/drivers/clk/ti/
A Dclk-divider.c76 int div = DIV_ROUND_UP_ULL((u64)parent_rate, rate); in _div_round_up()

Completed in 18 milliseconds