1* Qualcomm SDHCI controller (sdhci-msm)
2
3This file documents differences between the core properties in mmc.txt
4and the properties used by the sdhci-msm driver.
5
6Required properties:
7- compatible: Should contain a SoC-specific string and a IP version string:
8	version strings:
9		"qcom,sdhci-msm-v4" for sdcc versions less than 5.0
10		"qcom,sdhci-msm-v5" for sdcc version 5.0
11		For SDCC version 5.0.0, MCI registers are removed from SDCC
12		interface and some registers are moved to HC. New compatible
13		string is added to support this change - "qcom,sdhci-msm-v5".
14	full compatible strings with SoC and version:
15		"qcom,apq8084-sdhci", "qcom,sdhci-msm-v4"
16		"qcom,msm8226-sdhci", "qcom,sdhci-msm-v4"
17		"qcom,msm8974-sdhci", "qcom,sdhci-msm-v4"
18		"qcom,msm8916-sdhci", "qcom,sdhci-msm-v4"
19		"qcom,msm8992-sdhci", "qcom,sdhci-msm-v4"
20		"qcom,msm8996-sdhci", "qcom,sdhci-msm-v4"
21		"qcom,qcs404-sdhci", "qcom,sdhci-msm-v5"
22		"qcom,sc7180-sdhci", "qcom,sdhci-msm-v5";
23		"qcom,sc7280-sdhci", "qcom,sdhci-msm-v5";
24		"qcom,sdm845-sdhci", "qcom,sdhci-msm-v5"
25		"qcom,sdx55-sdhci", "qcom,sdhci-msm-v5";
26		"qcom,sm8250-sdhci", "qcom,sdhci-msm-v5"
27	NOTE that some old device tree files may be floating around that only
28	have the string "qcom,sdhci-msm-v4" without the SoC compatible string
29	but doing that should be considered a deprecated practice.
30
31- reg: Base address and length of the register in the following order:
32	- Host controller register map (required)
33	- SD Core register map (required for controllers earlier than msm-v5)
34	- CQE register map (Optional, CQE support is present on SDHC instance meant
35	                    for eMMC and version v4.2 and above)
36	- Inline Crypto Engine register map (optional)
37- reg-names: When CQE register map is supplied, below reg-names are required
38	- "hc" for Host controller register map
39	- "core" for SD core register map
40	- "cqhci" for CQE register map
41	- "ice" for Inline Crypto Engine register map (optional)
42- interrupts: Should contain an interrupt-specifiers for the interrupts:
43	- Host controller interrupt (required)
44- pinctrl-names: Should contain only one value - "default".
45- pinctrl-0: Should specify pin control groups used for this controller.
46- clocks: A list of phandle + clock-specifier pairs for the clocks listed in clock-names.
47- clock-names: Should contain the following:
48	"iface" - Main peripheral bus clock (PCLK/HCLK - AHB Bus clock) (required)
49	"core"	- SDC MMC clock (MCLK) (required)
50	"bus"	- SDCC bus voter clock (optional)
51	"xo"	- TCXO clock (optional)
52	"cal"	- reference clock for RCLK delay calibration (optional)
53	"sleep"	- sleep clock for RCLK delay calibration (optional)
54	"ice" - clock for Inline Crypto Engine (optional)
55
56- qcom,ddr-config: Certain chipsets and platforms require particular settings
57	for the DDR_CONFIG register. Use this field to specify the register
58	value as per the Hardware Programming Guide.
59
60- qcom,dll-config: Chipset and Platform specific value. Use this field to
61	specify the DLL_CONFIG register value as per Hardware Programming Guide.
62
63Optional Properties:
64* Following bus parameters are required for interconnect bandwidth scaling:
65- interconnects: Pairs of phandles and interconnect provider specifier
66		 to denote the edge source and destination ports of
67		 the interconnect path.
68
69- interconnect-names: For sdhc, we have two main paths.
70		1. Data path : sdhc to ddr
71		2. Config path : cpu to sdhc
72		For Data interconnect path the name supposed to be
73		is "sdhc-ddr" and for config interconnect path it is
74		"cpu-sdhc".
75		Please refer to Documentation/devicetree/bindings/
76		interconnect/ for more details.
77
78Example:
79
80	sdhc_1: sdhci@f9824900 {
81		compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4";
82		reg = <0xf9824900 0x11c>, <0xf9824000 0x800>;
83		interrupts = <0 123 0>;
84		bus-width = <8>;
85		non-removable;
86
87		vmmc-supply = <&pm8941_l20>;
88		vqmmc-supply = <&pm8941_s3>;
89
90		pinctrl-names = "default";
91		pinctrl-0 = <&sdc1_clk &sdc1_cmd &sdc1_data>;
92
93		clocks = <&gcc GCC_SDCC1_APPS_CLK>, <&gcc GCC_SDCC1_AHB_CLK>;
94		clock-names = "core", "iface";
95		interconnects = <&qnoc MASTER_SDCC_ID &qnoc SLAVE_DDR_ID>,
96				<&qnoc MASTER_CPU_ID &qnoc SLAVE_SDCC_ID>;
97		interconnect-names = "sdhc-ddr","cpu-sdhc";
98
99		qcom,dll-config = <0x000f642c>;
100		qcom,ddr-config = <0x80040868>;
101	};
102
103	sdhc_2: sdhci@f98a4900 {
104		compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4";
105		reg = <0xf98a4900 0x11c>, <0xf98a4000 0x800>;
106		interrupts = <0 125 0>;
107		bus-width = <4>;
108		cd-gpios = <&msmgpio 62 0x1>;
109
110		vmmc-supply = <&pm8941_l21>;
111		vqmmc-supply = <&pm8941_l13>;
112
113		pinctrl-names = "default";
114		pinctrl-0 = <&sdc2_clk &sdc2_cmd &sdc2_data>;
115
116		clocks = <&gcc GCC_SDCC2_APPS_CLK>, <&gcc GCC_SDCC2_AHB_CLK>;
117		clock-names = "core", "iface";
118
119		qcom,dll-config = <0x0007642c>;
120		qcom,ddr-config = <0x80040868>;
121	};
122