1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * Intel Reference Systems cplds
4  *
5  * Copyright (C) 2014 Robert Jarzmik
6  *
7  * Cplds motherboard driver, supporting lubbock and mainstone SoC board.
8  */
9 
10 #include <linux/bitops.h>
11 #include <linux/gpio.h>
12 #include <linux/gpio/consumer.h>
13 #include <linux/interrupt.h>
14 #include <linux/io.h>
15 #include <linux/irq.h>
16 #include <linux/irqdomain.h>
17 #include <linux/mfd/core.h>
18 #include <linux/module.h>
19 #include <linux/of_platform.h>
20 
21 #define FPGA_IRQ_MASK_EN 0x0
22 #define FPGA_IRQ_SET_CLR 0x10
23 
24 #define CPLDS_NB_IRQ	32
25 
26 struct cplds {
27 	void __iomem *base;
28 	int irq;
29 	unsigned int irq_mask;
30 	struct gpio_desc *gpio0;
31 	struct irq_domain *irqdomain;
32 };
33 
cplds_irq_handler(int in_irq,void * d)34 static irqreturn_t cplds_irq_handler(int in_irq, void *d)
35 {
36 	struct cplds *fpga = d;
37 	unsigned long pending;
38 	unsigned int bit;
39 
40 	do {
41 		pending = readl(fpga->base + FPGA_IRQ_SET_CLR) & fpga->irq_mask;
42 		for_each_set_bit(bit, &pending, CPLDS_NB_IRQ)
43 			generic_handle_domain_irq(fpga->irqdomain, bit);
44 	} while (pending);
45 
46 	return IRQ_HANDLED;
47 }
48 
cplds_irq_mask(struct irq_data * d)49 static void cplds_irq_mask(struct irq_data *d)
50 {
51 	struct cplds *fpga = irq_data_get_irq_chip_data(d);
52 	unsigned int cplds_irq = irqd_to_hwirq(d);
53 	unsigned int bit = BIT(cplds_irq);
54 
55 	fpga->irq_mask &= ~bit;
56 	writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
57 }
58 
cplds_irq_unmask(struct irq_data * d)59 static void cplds_irq_unmask(struct irq_data *d)
60 {
61 	struct cplds *fpga = irq_data_get_irq_chip_data(d);
62 	unsigned int cplds_irq = irqd_to_hwirq(d);
63 	unsigned int set, bit = BIT(cplds_irq);
64 
65 	set = readl(fpga->base + FPGA_IRQ_SET_CLR);
66 	writel(set & ~bit, fpga->base + FPGA_IRQ_SET_CLR);
67 
68 	fpga->irq_mask |= bit;
69 	writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
70 }
71 
72 static struct irq_chip cplds_irq_chip = {
73 	.name		= "pxa_cplds",
74 	.irq_ack	= cplds_irq_mask,
75 	.irq_mask	= cplds_irq_mask,
76 	.irq_unmask	= cplds_irq_unmask,
77 	.flags		= IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE,
78 };
79 
cplds_irq_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)80 static int cplds_irq_domain_map(struct irq_domain *d, unsigned int irq,
81 				   irq_hw_number_t hwirq)
82 {
83 	struct cplds *fpga = d->host_data;
84 
85 	irq_set_chip_and_handler(irq, &cplds_irq_chip, handle_level_irq);
86 	irq_set_chip_data(irq, fpga);
87 
88 	return 0;
89 }
90 
91 static const struct irq_domain_ops cplds_irq_domain_ops = {
92 	.xlate = irq_domain_xlate_twocell,
93 	.map = cplds_irq_domain_map,
94 };
95 
cplds_resume(struct platform_device * pdev)96 static int cplds_resume(struct platform_device *pdev)
97 {
98 	struct cplds *fpga = platform_get_drvdata(pdev);
99 
100 	writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
101 
102 	return 0;
103 }
104 
cplds_probe(struct platform_device * pdev)105 static int cplds_probe(struct platform_device *pdev)
106 {
107 	struct resource *res;
108 	struct cplds *fpga;
109 	int ret;
110 	int base_irq;
111 	unsigned long irqflags = 0;
112 
113 	fpga = devm_kzalloc(&pdev->dev, sizeof(*fpga), GFP_KERNEL);
114 	if (!fpga)
115 		return -ENOMEM;
116 
117 	fpga->irq = platform_get_irq(pdev, 0);
118 	if (fpga->irq <= 0)
119 		return fpga->irq;
120 
121 	base_irq = platform_get_irq(pdev, 1);
122 	if (base_irq < 0) {
123 		base_irq = 0;
124 	} else {
125 		ret = devm_irq_alloc_descs(&pdev->dev, base_irq, base_irq, CPLDS_NB_IRQ, 0);
126 		if (ret < 0)
127 			return ret;
128 	}
129 
130 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
131 	fpga->base = devm_ioremap_resource(&pdev->dev, res);
132 	if (IS_ERR(fpga->base))
133 		return PTR_ERR(fpga->base);
134 
135 	platform_set_drvdata(pdev, fpga);
136 
137 	writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
138 	writel(0, fpga->base + FPGA_IRQ_SET_CLR);
139 
140 	irqflags = irq_get_trigger_type(fpga->irq);
141 	ret = devm_request_irq(&pdev->dev, fpga->irq, cplds_irq_handler,
142 			       irqflags, dev_name(&pdev->dev), fpga);
143 	if (ret == -ENOSYS)
144 		return -EPROBE_DEFER;
145 
146 	if (ret) {
147 		dev_err(&pdev->dev, "couldn't request main irq%d: %d\n",
148 			fpga->irq, ret);
149 		return ret;
150 	}
151 
152 	irq_set_irq_wake(fpga->irq, 1);
153 	if (base_irq)
154 		fpga->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
155 							CPLDS_NB_IRQ,
156 							base_irq, 0,
157 							&cplds_irq_domain_ops,
158 							fpga);
159 	else
160 		fpga->irqdomain = irq_domain_add_linear(pdev->dev.of_node,
161 							CPLDS_NB_IRQ,
162 							&cplds_irq_domain_ops,
163 							fpga);
164 	if (!fpga->irqdomain)
165 		return -ENODEV;
166 
167 	return 0;
168 }
169 
cplds_remove(struct platform_device * pdev)170 static int cplds_remove(struct platform_device *pdev)
171 {
172 	struct cplds *fpga = platform_get_drvdata(pdev);
173 
174 	irq_set_chip_and_handler(fpga->irq, NULL, NULL);
175 
176 	return 0;
177 }
178 
179 static const struct of_device_id cplds_id_table[] = {
180 	{ .compatible = "intel,lubbock-cplds-irqs", },
181 	{ .compatible = "intel,mainstone-cplds-irqs", },
182 	{ }
183 };
184 MODULE_DEVICE_TABLE(of, cplds_id_table);
185 
186 static struct platform_driver cplds_driver = {
187 	.driver		= {
188 		.name	= "pxa_cplds_irqs",
189 		.of_match_table = of_match_ptr(cplds_id_table),
190 	},
191 	.probe		= cplds_probe,
192 	.remove		= cplds_remove,
193 	.resume		= cplds_resume,
194 };
195 
196 module_platform_driver(cplds_driver);
197 
198 MODULE_DESCRIPTION("PXA Cplds interrupts driver");
199 MODULE_AUTHOR("Robert Jarzmik <robert.jarzmik@free.fr>");
200 MODULE_LICENSE("GPL");
201