1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Device Tree Source for J721E SoC Family Main Domain peripherals
4 *
5 * Copyright (C) 2016-2020 Texas Instruments Incorporated - https://www.ti.com/
6 */
7#include <dt-bindings/phy/phy.h>
8#include <dt-bindings/mux/mux.h>
9#include <dt-bindings/mux/ti-serdes.h>
10
11&cbass_main {
12	msmc_ram: sram@70000000 {
13		compatible = "mmio-sram";
14		reg = <0x0 0x70000000 0x0 0x800000>;
15		#address-cells = <1>;
16		#size-cells = <1>;
17		ranges = <0x0 0x0 0x70000000 0x800000>;
18
19		atf-sram@0 {
20			reg = <0x0 0x20000>;
21		};
22	};
23
24	scm_conf: scm-conf@100000 {
25		compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
26		reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */
27		#address-cells = <1>;
28		#size-cells = <1>;
29		ranges = <0x0 0x0 0x00100000 0x1c000>;
30
31		pcie0_ctrl: syscon@4070 {
32			compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
33			reg = <0x00004070 0x4>;
34			#address-cells = <1>;
35			#size-cells = <1>;
36			ranges = <0x4070 0x4070 0x4>;
37		};
38
39		pcie1_ctrl: syscon@4074 {
40			compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
41			reg = <0x00004074 0x4>;
42			#address-cells = <1>;
43			#size-cells = <1>;
44			ranges = <0x4074 0x4074 0x4>;
45		};
46
47		pcie2_ctrl: syscon@4078 {
48			compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
49			reg = <0x00004078 0x4>;
50			#address-cells = <1>;
51			#size-cells = <1>;
52			ranges = <0x4078 0x4078 0x4>;
53		};
54
55		pcie3_ctrl: syscon@407c {
56			compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
57			reg = <0x0000407c 0x4>;
58			#address-cells = <1>;
59			#size-cells = <1>;
60			ranges = <0x407c 0x407c 0x4>;
61		};
62
63		serdes_ln_ctrl: mux@4080 {
64			compatible = "mmio-mux";
65			reg = <0x00004080 0x50>;
66			#mux-control-cells = <1>;
67			mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
68					<0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */
69					<0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */
70					<0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */
71					<0x40c0 0x3>, <0x40c4 0x3>, <0x40c8 0x3>, <0x40cc 0x3>;
72					/* SERDES4 lane0/1/2/3 select */
73			idle-states = <J721E_SERDES0_LANE0_PCIE0_LANE0>, <J721E_SERDES0_LANE1_PCIE0_LANE1>,
74				      <J721E_SERDES1_LANE0_PCIE1_LANE0>, <J721E_SERDES1_LANE1_PCIE1_LANE1>,
75				      <J721E_SERDES2_LANE0_PCIE2_LANE0>, <J721E_SERDES2_LANE1_PCIE2_LANE1>,
76				      <MUX_IDLE_AS_IS>, <J721E_SERDES3_LANE1_USB3_0>,
77				      <J721E_SERDES4_LANE0_EDP_LANE0>, <J721E_SERDES4_LANE1_EDP_LANE1>,
78				      <J721E_SERDES4_LANE2_EDP_LANE2>, <J721E_SERDES4_LANE3_EDP_LANE3>;
79		};
80
81		usb_serdes_mux: mux-controller@4000 {
82			compatible = "mmio-mux";
83			#mux-control-cells = <1>;
84			mux-reg-masks = <0x4000 0x8000000>, /* USB0 to SERDES0/3 mux */
85					<0x4010 0x8000000>; /* USB1 to SERDES1/2 mux */
86	    };
87	};
88
89	gic500: interrupt-controller@1800000 {
90		compatible = "arm,gic-v3";
91		#address-cells = <2>;
92		#size-cells = <2>;
93		ranges;
94		#interrupt-cells = <3>;
95		interrupt-controller;
96		reg = <0x00 0x01800000 0x00 0x10000>,	/* GICD */
97		      <0x00 0x01900000 0x00 0x100000>;	/* GICR */
98
99		/* vcpumntirq: virtual CPU interface maintenance interrupt */
100		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
101
102		gic_its: msi-controller@1820000 {
103			compatible = "arm,gic-v3-its";
104			reg = <0x00 0x01820000 0x00 0x10000>;
105			socionext,synquacer-pre-its = <0x1000000 0x400000>;
106			msi-controller;
107			#msi-cells = <1>;
108		};
109	};
110
111	main_gpio_intr: interrupt-controller0 {
112		compatible = "ti,sci-intr";
113		ti,intr-trigger-type = <1>;
114		interrupt-controller;
115		interrupt-parent = <&gic500>;
116		#interrupt-cells = <1>;
117		ti,sci = <&dmsc>;
118		ti,sci-dev-id = <131>;
119		ti,interrupt-ranges = <8 392 56>;
120	};
121
122	main-navss {
123		compatible = "simple-mfd";
124		#address-cells = <2>;
125		#size-cells = <2>;
126		ranges;
127		dma-coherent;
128		dma-ranges;
129
130		ti,sci-dev-id = <199>;
131
132		main_navss_intr: interrupt-controller1 {
133			compatible = "ti,sci-intr";
134			ti,intr-trigger-type = <4>;
135			interrupt-controller;
136			interrupt-parent = <&gic500>;
137			#interrupt-cells = <1>;
138			ti,sci = <&dmsc>;
139			ti,sci-dev-id = <213>;
140			ti,interrupt-ranges = <0 64 64>,
141					      <64 448 64>,
142					      <128 672 64>;
143		};
144
145		main_udmass_inta: interrupt-controller@33d00000 {
146			compatible = "ti,sci-inta";
147			reg = <0x0 0x33d00000 0x0 0x100000>;
148			interrupt-controller;
149			interrupt-parent = <&main_navss_intr>;
150			msi-controller;
151			#interrupt-cells = <0>;
152			ti,sci = <&dmsc>;
153			ti,sci-dev-id = <209>;
154			ti,interrupt-ranges = <0 0 256>;
155		};
156
157		secure_proxy_main: mailbox@32c00000 {
158			compatible = "ti,am654-secure-proxy";
159			#mbox-cells = <1>;
160			reg-names = "target_data", "rt", "scfg";
161			reg = <0x00 0x32c00000 0x00 0x100000>,
162			      <0x00 0x32400000 0x00 0x100000>,
163			      <0x00 0x32800000 0x00 0x100000>;
164			interrupt-names = "rx_011";
165			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
166		};
167
168		smmu0: iommu@36600000 {
169			compatible = "arm,smmu-v3";
170			reg = <0x0 0x36600000 0x0 0x100000>;
171			interrupt-parent = <&gic500>;
172			interrupts = <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>,
173				     <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>;
174			interrupt-names = "eventq", "gerror";
175			#iommu-cells = <1>;
176		};
177
178		hwspinlock: spinlock@30e00000 {
179			compatible = "ti,am654-hwspinlock";
180			reg = <0x00 0x30e00000 0x00 0x1000>;
181			#hwlock-cells = <1>;
182		};
183
184		mailbox0_cluster0: mailbox@31f80000 {
185			compatible = "ti,am654-mailbox";
186			reg = <0x00 0x31f80000 0x00 0x200>;
187			#mbox-cells = <1>;
188			ti,mbox-num-users = <4>;
189			ti,mbox-num-fifos = <16>;
190			interrupt-parent = <&main_navss_intr>;
191		};
192
193		mailbox0_cluster1: mailbox@31f81000 {
194			compatible = "ti,am654-mailbox";
195			reg = <0x00 0x31f81000 0x00 0x200>;
196			#mbox-cells = <1>;
197			ti,mbox-num-users = <4>;
198			ti,mbox-num-fifos = <16>;
199			interrupt-parent = <&main_navss_intr>;
200		};
201
202		mailbox0_cluster2: mailbox@31f82000 {
203			compatible = "ti,am654-mailbox";
204			reg = <0x00 0x31f82000 0x00 0x200>;
205			#mbox-cells = <1>;
206			ti,mbox-num-users = <4>;
207			ti,mbox-num-fifos = <16>;
208			interrupt-parent = <&main_navss_intr>;
209		};
210
211		mailbox0_cluster3: mailbox@31f83000 {
212			compatible = "ti,am654-mailbox";
213			reg = <0x00 0x31f83000 0x00 0x200>;
214			#mbox-cells = <1>;
215			ti,mbox-num-users = <4>;
216			ti,mbox-num-fifos = <16>;
217			interrupt-parent = <&main_navss_intr>;
218		};
219
220		mailbox0_cluster4: mailbox@31f84000 {
221			compatible = "ti,am654-mailbox";
222			reg = <0x00 0x31f84000 0x00 0x200>;
223			#mbox-cells = <1>;
224			ti,mbox-num-users = <4>;
225			ti,mbox-num-fifos = <16>;
226			interrupt-parent = <&main_navss_intr>;
227		};
228
229		mailbox0_cluster5: mailbox@31f85000 {
230			compatible = "ti,am654-mailbox";
231			reg = <0x00 0x31f85000 0x00 0x200>;
232			#mbox-cells = <1>;
233			ti,mbox-num-users = <4>;
234			ti,mbox-num-fifos = <16>;
235			interrupt-parent = <&main_navss_intr>;
236		};
237
238		mailbox0_cluster6: mailbox@31f86000 {
239			compatible = "ti,am654-mailbox";
240			reg = <0x00 0x31f86000 0x00 0x200>;
241			#mbox-cells = <1>;
242			ti,mbox-num-users = <4>;
243			ti,mbox-num-fifos = <16>;
244			interrupt-parent = <&main_navss_intr>;
245		};
246
247		mailbox0_cluster7: mailbox@31f87000 {
248			compatible = "ti,am654-mailbox";
249			reg = <0x00 0x31f87000 0x00 0x200>;
250			#mbox-cells = <1>;
251			ti,mbox-num-users = <4>;
252			ti,mbox-num-fifos = <16>;
253			interrupt-parent = <&main_navss_intr>;
254		};
255
256		mailbox0_cluster8: mailbox@31f88000 {
257			compatible = "ti,am654-mailbox";
258			reg = <0x00 0x31f88000 0x00 0x200>;
259			#mbox-cells = <1>;
260			ti,mbox-num-users = <4>;
261			ti,mbox-num-fifos = <16>;
262			interrupt-parent = <&main_navss_intr>;
263		};
264
265		mailbox0_cluster9: mailbox@31f89000 {
266			compatible = "ti,am654-mailbox";
267			reg = <0x00 0x31f89000 0x00 0x200>;
268			#mbox-cells = <1>;
269			ti,mbox-num-users = <4>;
270			ti,mbox-num-fifos = <16>;
271			interrupt-parent = <&main_navss_intr>;
272		};
273
274		mailbox0_cluster10: mailbox@31f8a000 {
275			compatible = "ti,am654-mailbox";
276			reg = <0x00 0x31f8a000 0x00 0x200>;
277			#mbox-cells = <1>;
278			ti,mbox-num-users = <4>;
279			ti,mbox-num-fifos = <16>;
280			interrupt-parent = <&main_navss_intr>;
281		};
282
283		mailbox0_cluster11: mailbox@31f8b000 {
284			compatible = "ti,am654-mailbox";
285			reg = <0x00 0x31f8b000 0x00 0x200>;
286			#mbox-cells = <1>;
287			ti,mbox-num-users = <4>;
288			ti,mbox-num-fifos = <16>;
289			interrupt-parent = <&main_navss_intr>;
290		};
291
292		main_ringacc: ringacc@3c000000 {
293			compatible = "ti,am654-navss-ringacc";
294			reg =	<0x0 0x3c000000 0x0 0x400000>,
295				<0x0 0x38000000 0x0 0x400000>,
296				<0x0 0x31120000 0x0 0x100>,
297				<0x0 0x33000000 0x0 0x40000>;
298			reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target";
299			ti,num-rings = <1024>;
300			ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */
301			ti,sci = <&dmsc>;
302			ti,sci-dev-id = <211>;
303			msi-parent = <&main_udmass_inta>;
304		};
305
306		main_udmap: dma-controller@31150000 {
307			compatible = "ti,j721e-navss-main-udmap";
308			reg =	<0x0 0x31150000 0x0 0x100>,
309				<0x0 0x34000000 0x0 0x100000>,
310				<0x0 0x35000000 0x0 0x100000>;
311			reg-names = "gcfg", "rchanrt", "tchanrt";
312			msi-parent = <&main_udmass_inta>;
313			#dma-cells = <1>;
314
315			ti,sci = <&dmsc>;
316			ti,sci-dev-id = <212>;
317			ti,ringacc = <&main_ringacc>;
318
319			ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
320						<0x0f>, /* TX_HCHAN */
321						<0x10>; /* TX_UHCHAN */
322			ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
323						<0x0b>, /* RX_HCHAN */
324						<0x0c>; /* RX_UHCHAN */
325			ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
326		};
327
328		cpts@310d0000 {
329			compatible = "ti,j721e-cpts";
330			reg = <0x0 0x310d0000 0x0 0x400>;
331			reg-names = "cpts";
332			clocks = <&k3_clks 201 1>;
333			clock-names = "cpts";
334			interrupts-extended = <&main_navss_intr 391>;
335			interrupt-names = "cpts";
336			ti,cpts-periodic-outputs = <6>;
337			ti,cpts-ext-ts-inputs = <8>;
338		};
339	};
340
341	main_crypto: crypto@4e00000 {
342		compatible = "ti,j721e-sa2ul";
343		reg = <0x0 0x4e00000 0x0 0x1200>;
344		power-domains = <&k3_pds 264 TI_SCI_PD_EXCLUSIVE>;
345		#address-cells = <2>;
346		#size-cells = <2>;
347		ranges = <0x0 0x04e00000 0x00 0x04e00000 0x0 0x30000>;
348
349		dmas = <&main_udmap 0xc000>, <&main_udmap 0x4000>,
350				<&main_udmap 0x4001>;
351		dma-names = "tx", "rx1", "rx2";
352		dma-coherent;
353
354		rng: rng@4e10000 {
355			compatible = "inside-secure,safexcel-eip76";
356			reg = <0x0 0x4e10000 0x0 0x7d>;
357			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
358			clocks = <&k3_clks 264 1>;
359		};
360	};
361
362	main_pmx0: pinctrl@11c000 {
363		compatible = "pinctrl-single";
364		/* Proxy 0 addressing */
365		reg = <0x0 0x11c000 0x0 0x2b4>;
366		#pinctrl-cells = <1>;
367		pinctrl-single,register-width = <32>;
368		pinctrl-single,function-mask = <0xffffffff>;
369	};
370
371	dummy_cmn_refclk: dummy-cmn-refclk {
372		#clock-cells = <0>;
373		compatible = "fixed-clock";
374		clock-frequency = <100000000>;
375	};
376
377	dummy_cmn_refclk1: dummy-cmn-refclk1 {
378		#clock-cells = <0>;
379		compatible = "fixed-clock";
380		clock-frequency = <100000000>;
381	};
382
383	serdes_wiz0: wiz@5000000 {
384		compatible = "ti,j721e-wiz-16g";
385		#address-cells = <1>;
386		#size-cells = <1>;
387		power-domains = <&k3_pds 292 TI_SCI_PD_EXCLUSIVE>;
388		clocks = <&k3_clks 292 5>, <&k3_clks 292 11>, <&dummy_cmn_refclk>;
389		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
390		assigned-clocks = <&k3_clks 292 11>, <&k3_clks 292 0>;
391		assigned-clock-parents = <&k3_clks 292 15>, <&k3_clks 292 4>;
392		num-lanes = <2>;
393		#reset-cells = <1>;
394		ranges = <0x5000000 0x0 0x5000000 0x10000>;
395
396		wiz0_pll0_refclk: pll0-refclk {
397			clocks = <&k3_clks 292 11>, <&dummy_cmn_refclk>;
398			#clock-cells = <0>;
399			assigned-clocks = <&wiz0_pll0_refclk>;
400			assigned-clock-parents = <&k3_clks 292 11>;
401		};
402
403		wiz0_pll1_refclk: pll1-refclk {
404			clocks = <&k3_clks 292 0>, <&dummy_cmn_refclk1>;
405			#clock-cells = <0>;
406			assigned-clocks = <&wiz0_pll1_refclk>;
407			assigned-clock-parents = <&k3_clks 292 0>;
408		};
409
410		wiz0_refclk_dig: refclk-dig {
411			clocks = <&k3_clks 292 11>, <&k3_clks 292 0>, <&dummy_cmn_refclk>, <&dummy_cmn_refclk1>;
412			#clock-cells = <0>;
413			assigned-clocks = <&wiz0_refclk_dig>;
414			assigned-clock-parents = <&k3_clks 292 11>;
415		};
416
417		wiz0_cmn_refclk_dig_div: cmn-refclk-dig-div {
418			clocks = <&wiz0_refclk_dig>;
419			#clock-cells = <0>;
420		};
421
422		wiz0_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
423			clocks = <&wiz0_pll1_refclk>;
424			#clock-cells = <0>;
425		};
426
427		serdes0: serdes@5000000 {
428			compatible = "ti,sierra-phy-t0";
429			reg-names = "serdes";
430			reg = <0x5000000 0x10000>;
431			#address-cells = <1>;
432			#size-cells = <0>;
433			resets = <&serdes_wiz0 0>;
434			reset-names = "sierra_reset";
435			clocks = <&wiz0_cmn_refclk_dig_div>, <&wiz0_cmn_refclk1_dig_div>;
436			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div";
437		};
438	};
439
440	serdes_wiz1: wiz@5010000 {
441		compatible = "ti,j721e-wiz-16g";
442		#address-cells = <1>;
443		#size-cells = <1>;
444		power-domains = <&k3_pds 293 TI_SCI_PD_EXCLUSIVE>;
445		clocks = <&k3_clks 293 5>, <&k3_clks 293 13>, <&dummy_cmn_refclk>;
446		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
447		assigned-clocks = <&k3_clks 293 13>, <&k3_clks 293 0>;
448		assigned-clock-parents = <&k3_clks 293 17>, <&k3_clks 293 4>;
449		num-lanes = <2>;
450		#reset-cells = <1>;
451		ranges = <0x5010000 0x0 0x5010000 0x10000>;
452
453		wiz1_pll0_refclk: pll0-refclk {
454			clocks = <&k3_clks 293 13>, <&dummy_cmn_refclk>;
455			#clock-cells = <0>;
456			assigned-clocks = <&wiz1_pll0_refclk>;
457			assigned-clock-parents = <&k3_clks 293 13>;
458		};
459
460		wiz1_pll1_refclk: pll1-refclk {
461			clocks = <&k3_clks 293 0>, <&dummy_cmn_refclk1>;
462			#clock-cells = <0>;
463			assigned-clocks = <&wiz1_pll1_refclk>;
464			assigned-clock-parents = <&k3_clks 293 0>;
465		};
466
467		wiz1_refclk_dig: refclk-dig {
468			clocks = <&k3_clks 293 13>, <&k3_clks 293 0>, <&dummy_cmn_refclk>, <&dummy_cmn_refclk1>;
469			#clock-cells = <0>;
470			assigned-clocks = <&wiz1_refclk_dig>;
471			assigned-clock-parents = <&k3_clks 293 13>;
472		};
473
474		wiz1_cmn_refclk_dig_div: cmn-refclk-dig-div{
475			clocks = <&wiz1_refclk_dig>;
476			#clock-cells = <0>;
477		};
478
479		wiz1_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
480			clocks = <&wiz1_pll1_refclk>;
481			#clock-cells = <0>;
482		};
483
484		serdes1: serdes@5010000 {
485			compatible = "ti,sierra-phy-t0";
486			reg-names = "serdes";
487			reg = <0x5010000 0x10000>;
488			#address-cells = <1>;
489			#size-cells = <0>;
490			resets = <&serdes_wiz1 0>;
491			reset-names = "sierra_reset";
492			clocks = <&wiz1_cmn_refclk_dig_div>, <&wiz1_cmn_refclk1_dig_div>;
493			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div";
494		};
495	};
496
497	serdes_wiz2: wiz@5020000 {
498		compatible = "ti,j721e-wiz-16g";
499		#address-cells = <1>;
500		#size-cells = <1>;
501		power-domains = <&k3_pds 294 TI_SCI_PD_EXCLUSIVE>;
502		clocks = <&k3_clks 294 5>, <&k3_clks 294 11>, <&dummy_cmn_refclk>;
503		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
504		assigned-clocks = <&k3_clks 294 11>, <&k3_clks 294 0>;
505		assigned-clock-parents = <&k3_clks 294 15>, <&k3_clks 294 4>;
506		num-lanes = <2>;
507		#reset-cells = <1>;
508		ranges = <0x5020000 0x0 0x5020000 0x10000>;
509
510		wiz2_pll0_refclk: pll0-refclk {
511			clocks = <&k3_clks 294 11>, <&dummy_cmn_refclk>;
512			#clock-cells = <0>;
513			assigned-clocks = <&wiz2_pll0_refclk>;
514			assigned-clock-parents = <&k3_clks 294 11>;
515		};
516
517		wiz2_pll1_refclk: pll1-refclk {
518			clocks = <&k3_clks 294 0>, <&dummy_cmn_refclk1>;
519			#clock-cells = <0>;
520			assigned-clocks = <&wiz2_pll1_refclk>;
521			assigned-clock-parents = <&k3_clks 294 0>;
522		};
523
524		wiz2_refclk_dig: refclk-dig {
525			clocks = <&k3_clks 294 11>, <&k3_clks 294 0>, <&dummy_cmn_refclk>, <&dummy_cmn_refclk1>;
526			#clock-cells = <0>;
527			assigned-clocks = <&wiz2_refclk_dig>;
528			assigned-clock-parents = <&k3_clks 294 11>;
529		};
530
531		wiz2_cmn_refclk_dig_div: cmn-refclk-dig-div {
532			clocks = <&wiz2_refclk_dig>;
533			#clock-cells = <0>;
534		};
535
536		wiz2_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
537			clocks = <&wiz2_pll1_refclk>;
538			#clock-cells = <0>;
539		};
540
541		serdes2: serdes@5020000 {
542			compatible = "ti,sierra-phy-t0";
543			reg-names = "serdes";
544			reg = <0x5020000 0x10000>;
545			#address-cells = <1>;
546			#size-cells = <0>;
547			resets = <&serdes_wiz2 0>;
548			reset-names = "sierra_reset";
549			clocks = <&wiz2_cmn_refclk_dig_div>, <&wiz2_cmn_refclk1_dig_div>;
550			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div";
551		};
552	};
553
554	serdes_wiz3: wiz@5030000 {
555		compatible = "ti,j721e-wiz-16g";
556		#address-cells = <1>;
557		#size-cells = <1>;
558		power-domains = <&k3_pds 295 TI_SCI_PD_EXCLUSIVE>;
559		clocks = <&k3_clks 295 5>, <&k3_clks 295 9>, <&dummy_cmn_refclk>;
560		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
561		assigned-clocks = <&k3_clks 295 9>, <&k3_clks 295 0>;
562		assigned-clock-parents = <&k3_clks 295 13>, <&k3_clks 295 4>;
563		num-lanes = <2>;
564		#reset-cells = <1>;
565		ranges = <0x5030000 0x0 0x5030000 0x10000>;
566
567		wiz3_pll0_refclk: pll0-refclk {
568			clocks = <&k3_clks 295 9>, <&dummy_cmn_refclk>;
569			#clock-cells = <0>;
570			assigned-clocks = <&wiz3_pll0_refclk>;
571			assigned-clock-parents = <&k3_clks 295 9>;
572		};
573
574		wiz3_pll1_refclk: pll1-refclk {
575			clocks = <&k3_clks 295 0>, <&dummy_cmn_refclk1>;
576			#clock-cells = <0>;
577			assigned-clocks = <&wiz3_pll1_refclk>;
578			assigned-clock-parents = <&k3_clks 295 0>;
579		};
580
581		wiz3_refclk_dig: refclk-dig {
582			clocks = <&k3_clks 295 9>, <&k3_clks 295 0>, <&dummy_cmn_refclk>, <&dummy_cmn_refclk1>;
583			#clock-cells = <0>;
584			assigned-clocks = <&wiz3_refclk_dig>;
585			assigned-clock-parents = <&k3_clks 295 9>;
586		};
587
588		wiz3_cmn_refclk_dig_div: cmn-refclk-dig-div {
589			clocks = <&wiz3_refclk_dig>;
590			#clock-cells = <0>;
591		};
592
593		wiz3_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
594			clocks = <&wiz3_pll1_refclk>;
595			#clock-cells = <0>;
596		};
597
598		serdes3: serdes@5030000 {
599			compatible = "ti,sierra-phy-t0";
600			reg-names = "serdes";
601			reg = <0x5030000 0x10000>;
602			#address-cells = <1>;
603			#size-cells = <0>;
604			resets = <&serdes_wiz3 0>;
605			reset-names = "sierra_reset";
606			clocks = <&wiz3_cmn_refclk_dig_div>, <&wiz3_cmn_refclk1_dig_div>;
607			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div";
608		};
609	};
610
611	pcie0_rc: pcie@2900000 {
612		compatible = "ti,j721e-pcie-host";
613		reg = <0x00 0x02900000 0x00 0x1000>,
614		      <0x00 0x02907000 0x00 0x400>,
615		      <0x00 0x0d000000 0x00 0x00800000>,
616		      <0x00 0x10000000 0x00 0x00001000>;
617		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
618		interrupt-names = "link_state";
619		interrupts = <GIC_SPI 318 IRQ_TYPE_EDGE_RISING>;
620		device_type = "pci";
621		ti,syscon-pcie-ctrl = <&pcie0_ctrl>;
622		max-link-speed = <3>;
623		num-lanes = <2>;
624		power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>;
625		clocks = <&k3_clks 239 1>;
626		clock-names = "fck";
627		#address-cells = <3>;
628		#size-cells = <2>;
629		bus-range = <0x0 0xf>;
630		vendor-id = <0x104c>;
631		device-id = <0xb00d>;
632		msi-map = <0x0 &gic_its 0x0 0x10000>;
633		dma-coherent;
634		ranges = <0x01000000 0x0 0x10001000 0x0 0x10001000 0x0 0x0010000>,
635			 <0x02000000 0x0 0x10011000 0x0 0x10011000 0x0 0x7fef000>;
636		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
637	};
638
639	pcie0_ep: pcie-ep@2900000 {
640		compatible = "ti,j721e-pcie-ep";
641		reg = <0x00 0x02900000 0x00 0x1000>,
642		      <0x00 0x02907000 0x00 0x400>,
643		      <0x00 0x0d000000 0x00 0x00800000>,
644		      <0x00 0x10000000 0x00 0x08000000>;
645		reg-names = "intd_cfg", "user_cfg", "reg", "mem";
646		interrupt-names = "link_state";
647		interrupts = <GIC_SPI 318 IRQ_TYPE_EDGE_RISING>;
648		ti,syscon-pcie-ctrl = <&pcie0_ctrl>;
649		max-link-speed = <3>;
650		num-lanes = <2>;
651		power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>;
652		clocks = <&k3_clks 239 1>;
653		clock-names = "fck";
654		cdns,max-outbound-regions = <16>;
655		max-functions = /bits/ 8 <6>;
656		max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
657		dma-coherent;
658	};
659
660	pcie1_rc: pcie@2910000 {
661		compatible = "ti,j721e-pcie-host";
662		reg = <0x00 0x02910000 0x00 0x1000>,
663		      <0x00 0x02917000 0x00 0x400>,
664		      <0x00 0x0d800000 0x00 0x00800000>,
665		      <0x00 0x18000000 0x00 0x00001000>;
666		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
667		interrupt-names = "link_state";
668		interrupts = <GIC_SPI 330 IRQ_TYPE_EDGE_RISING>;
669		device_type = "pci";
670		ti,syscon-pcie-ctrl = <&pcie1_ctrl>;
671		max-link-speed = <3>;
672		num-lanes = <2>;
673		power-domains = <&k3_pds 240 TI_SCI_PD_EXCLUSIVE>;
674		clocks = <&k3_clks 240 1>;
675		clock-names = "fck";
676		#address-cells = <3>;
677		#size-cells = <2>;
678		bus-range = <0x0 0xf>;
679		vendor-id = <0x104c>;
680		device-id = <0xb00d>;
681		msi-map = <0x0 &gic_its 0x10000 0x10000>;
682		dma-coherent;
683		ranges = <0x01000000 0x0 0x18001000 0x0 0x18001000 0x0 0x0010000>,
684			 <0x02000000 0x0 0x18011000 0x0 0x18011000 0x0 0x7fef000>;
685		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
686	};
687
688	pcie1_ep: pcie-ep@2910000 {
689		compatible = "ti,j721e-pcie-ep";
690		reg = <0x00 0x02910000 0x00 0x1000>,
691		      <0x00 0x02917000 0x00 0x400>,
692		      <0x00 0x0d800000 0x00 0x00800000>,
693		      <0x00 0x18000000 0x00 0x08000000>;
694		reg-names = "intd_cfg", "user_cfg", "reg", "mem";
695		interrupt-names = "link_state";
696		interrupts = <GIC_SPI 330 IRQ_TYPE_EDGE_RISING>;
697		ti,syscon-pcie-ctrl = <&pcie1_ctrl>;
698		max-link-speed = <3>;
699		num-lanes = <2>;
700		power-domains = <&k3_pds 240 TI_SCI_PD_EXCLUSIVE>;
701		clocks = <&k3_clks 240 1>;
702		clock-names = "fck";
703		cdns,max-outbound-regions = <16>;
704		max-functions = /bits/ 8 <6>;
705		max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
706		dma-coherent;
707	};
708
709	pcie2_rc: pcie@2920000 {
710		compatible = "ti,j721e-pcie-host";
711		reg = <0x00 0x02920000 0x00 0x1000>,
712		      <0x00 0x02927000 0x00 0x400>,
713		      <0x00 0x0e000000 0x00 0x00800000>,
714		      <0x44 0x00000000 0x00 0x00001000>;
715		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
716		interrupt-names = "link_state";
717		interrupts = <GIC_SPI 342 IRQ_TYPE_EDGE_RISING>;
718		device_type = "pci";
719		ti,syscon-pcie-ctrl = <&pcie2_ctrl>;
720		max-link-speed = <3>;
721		num-lanes = <2>;
722		power-domains = <&k3_pds 241 TI_SCI_PD_EXCLUSIVE>;
723		clocks = <&k3_clks 241 1>;
724		clock-names = "fck";
725		#address-cells = <3>;
726		#size-cells = <2>;
727		bus-range = <0x0 0xf>;
728		vendor-id = <0x104c>;
729		device-id = <0xb00d>;
730		msi-map = <0x0 &gic_its 0x20000 0x10000>;
731		dma-coherent;
732		ranges = <0x01000000 0x0 0x00001000 0x44 0x00001000 0x0 0x0010000>,
733			 <0x02000000 0x0 0x00011000 0x44 0x00011000 0x0 0x7fef000>;
734		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
735	};
736
737	pcie2_ep: pcie-ep@2920000 {
738		compatible = "ti,j721e-pcie-ep";
739		reg = <0x00 0x02920000 0x00 0x1000>,
740		      <0x00 0x02927000 0x00 0x400>,
741		      <0x00 0x0e000000 0x00 0x00800000>,
742		      <0x44 0x00000000 0x00 0x08000000>;
743		reg-names = "intd_cfg", "user_cfg", "reg", "mem";
744		interrupt-names = "link_state";
745		interrupts = <GIC_SPI 342 IRQ_TYPE_EDGE_RISING>;
746		ti,syscon-pcie-ctrl = <&pcie2_ctrl>;
747		max-link-speed = <3>;
748		num-lanes = <2>;
749		power-domains = <&k3_pds 241 TI_SCI_PD_EXCLUSIVE>;
750		clocks = <&k3_clks 241 1>;
751		clock-names = "fck";
752		cdns,max-outbound-regions = <16>;
753		max-functions = /bits/ 8 <6>;
754		max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
755		dma-coherent;
756	};
757
758	pcie3_rc: pcie@2930000 {
759		compatible = "ti,j721e-pcie-host";
760		reg = <0x00 0x02930000 0x00 0x1000>,
761		      <0x00 0x02937000 0x00 0x400>,
762		      <0x00 0x0e800000 0x00 0x00800000>,
763		      <0x44 0x10000000 0x00 0x00001000>;
764		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
765		interrupt-names = "link_state";
766		interrupts = <GIC_SPI 354 IRQ_TYPE_EDGE_RISING>;
767		device_type = "pci";
768		ti,syscon-pcie-ctrl = <&pcie3_ctrl>;
769		max-link-speed = <3>;
770		num-lanes = <2>;
771		power-domains = <&k3_pds 242 TI_SCI_PD_EXCLUSIVE>;
772		clocks = <&k3_clks 242 1>;
773		clock-names = "fck";
774		#address-cells = <3>;
775		#size-cells = <2>;
776		bus-range = <0x0 0xf>;
777		vendor-id = <0x104c>;
778		device-id = <0xb00d>;
779		msi-map = <0x0 &gic_its 0x30000 0x10000>;
780		dma-coherent;
781		ranges = <0x01000000 0x0 0x00001000 0x44 0x10001000 0x0 0x0010000>,
782			 <0x02000000 0x0 0x00011000 0x44 0x10011000 0x0 0x7fef000>;
783		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
784	};
785
786	pcie3_ep: pcie-ep@2930000 {
787		compatible = "ti,j721e-pcie-ep";
788		reg = <0x00 0x02930000 0x00 0x1000>,
789		      <0x00 0x02937000 0x00 0x400>,
790		      <0x00 0x0e800000 0x00 0x00800000>,
791		      <0x44 0x10000000 0x00 0x08000000>;
792		reg-names = "intd_cfg", "user_cfg", "reg", "mem";
793		interrupt-names = "link_state";
794		interrupts = <GIC_SPI 354 IRQ_TYPE_EDGE_RISING>;
795		ti,syscon-pcie-ctrl = <&pcie3_ctrl>;
796		max-link-speed = <3>;
797		num-lanes = <2>;
798		power-domains = <&k3_pds 242 TI_SCI_PD_EXCLUSIVE>;
799		clocks = <&k3_clks 242 1>;
800		clock-names = "fck";
801		cdns,max-outbound-regions = <16>;
802		max-functions = /bits/ 8 <6>;
803		max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
804		dma-coherent;
805		#address-cells = <2>;
806		#size-cells = <2>;
807	};
808
809	main_uart0: serial@2800000 {
810		compatible = "ti,j721e-uart", "ti,am654-uart";
811		reg = <0x00 0x02800000 0x00 0x100>;
812		reg-shift = <2>;
813		reg-io-width = <4>;
814		interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
815		clock-frequency = <48000000>;
816		current-speed = <115200>;
817		power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
818		clocks = <&k3_clks 146 0>;
819		clock-names = "fclk";
820	};
821
822	main_uart1: serial@2810000 {
823		compatible = "ti,j721e-uart", "ti,am654-uart";
824		reg = <0x00 0x02810000 0x00 0x100>;
825		reg-shift = <2>;
826		reg-io-width = <4>;
827		interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
828		clock-frequency = <48000000>;
829		current-speed = <115200>;
830		power-domains = <&k3_pds 278 TI_SCI_PD_EXCLUSIVE>;
831		clocks = <&k3_clks 278 0>;
832		clock-names = "fclk";
833	};
834
835	main_uart2: serial@2820000 {
836		compatible = "ti,j721e-uart", "ti,am654-uart";
837		reg = <0x00 0x02820000 0x00 0x100>;
838		reg-shift = <2>;
839		reg-io-width = <4>;
840		interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
841		clock-frequency = <48000000>;
842		current-speed = <115200>;
843		power-domains = <&k3_pds 279 TI_SCI_PD_EXCLUSIVE>;
844		clocks = <&k3_clks 279 0>;
845		clock-names = "fclk";
846	};
847
848	main_uart3: serial@2830000 {
849		compatible = "ti,j721e-uart", "ti,am654-uart";
850		reg = <0x00 0x02830000 0x00 0x100>;
851		reg-shift = <2>;
852		reg-io-width = <4>;
853		interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
854		clock-frequency = <48000000>;
855		current-speed = <115200>;
856		power-domains = <&k3_pds 280 TI_SCI_PD_EXCLUSIVE>;
857		clocks = <&k3_clks 280 0>;
858		clock-names = "fclk";
859	};
860
861	main_uart4: serial@2840000 {
862		compatible = "ti,j721e-uart", "ti,am654-uart";
863		reg = <0x00 0x02840000 0x00 0x100>;
864		reg-shift = <2>;
865		reg-io-width = <4>;
866		interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>;
867		clock-frequency = <48000000>;
868		current-speed = <115200>;
869		power-domains = <&k3_pds 281 TI_SCI_PD_EXCLUSIVE>;
870		clocks = <&k3_clks 281 0>;
871		clock-names = "fclk";
872	};
873
874	main_uart5: serial@2850000 {
875		compatible = "ti,j721e-uart", "ti,am654-uart";
876		reg = <0x00 0x02850000 0x00 0x100>;
877		reg-shift = <2>;
878		reg-io-width = <4>;
879		interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
880		clock-frequency = <48000000>;
881		current-speed = <115200>;
882		power-domains = <&k3_pds 282 TI_SCI_PD_EXCLUSIVE>;
883		clocks = <&k3_clks 282 0>;
884		clock-names = "fclk";
885	};
886
887	main_uart6: serial@2860000 {
888		compatible = "ti,j721e-uart", "ti,am654-uart";
889		reg = <0x00 0x02860000 0x00 0x100>;
890		reg-shift = <2>;
891		reg-io-width = <4>;
892		interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>;
893		clock-frequency = <48000000>;
894		current-speed = <115200>;
895		power-domains = <&k3_pds 283 TI_SCI_PD_EXCLUSIVE>;
896		clocks = <&k3_clks 283 0>;
897		clock-names = "fclk";
898	};
899
900	main_uart7: serial@2870000 {
901		compatible = "ti,j721e-uart", "ti,am654-uart";
902		reg = <0x00 0x02870000 0x00 0x100>;
903		reg-shift = <2>;
904		reg-io-width = <4>;
905		interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
906		clock-frequency = <48000000>;
907		current-speed = <115200>;
908		power-domains = <&k3_pds 284 TI_SCI_PD_EXCLUSIVE>;
909		clocks = <&k3_clks 284 0>;
910		clock-names = "fclk";
911	};
912
913	main_uart8: serial@2880000 {
914		compatible = "ti,j721e-uart", "ti,am654-uart";
915		reg = <0x00 0x02880000 0x00 0x100>;
916		reg-shift = <2>;
917		reg-io-width = <4>;
918		interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
919		clock-frequency = <48000000>;
920		current-speed = <115200>;
921		power-domains = <&k3_pds 285 TI_SCI_PD_EXCLUSIVE>;
922		clocks = <&k3_clks 285 0>;
923		clock-names = "fclk";
924	};
925
926	main_uart9: serial@2890000 {
927		compatible = "ti,j721e-uart", "ti,am654-uart";
928		reg = <0x00 0x02890000 0x00 0x100>;
929		reg-shift = <2>;
930		reg-io-width = <4>;
931		interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>;
932		clock-frequency = <48000000>;
933		current-speed = <115200>;
934		power-domains = <&k3_pds 286 TI_SCI_PD_EXCLUSIVE>;
935		clocks = <&k3_clks 286 0>;
936		clock-names = "fclk";
937	};
938
939	main_gpio0: gpio@600000 {
940		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
941		reg = <0x0 0x00600000 0x0 0x100>;
942		gpio-controller;
943		#gpio-cells = <2>;
944		interrupt-parent = <&main_gpio_intr>;
945		interrupts = <256>, <257>, <258>, <259>,
946			     <260>, <261>, <262>, <263>;
947		interrupt-controller;
948		#interrupt-cells = <2>;
949		ti,ngpio = <128>;
950		ti,davinci-gpio-unbanked = <0>;
951		power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>;
952		clocks = <&k3_clks 105 0>;
953		clock-names = "gpio";
954	};
955
956	main_gpio1: gpio@601000 {
957		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
958		reg = <0x0 0x00601000 0x0 0x100>;
959		gpio-controller;
960		#gpio-cells = <2>;
961		interrupt-parent = <&main_gpio_intr>;
962		interrupts = <288>, <289>, <290>;
963		interrupt-controller;
964		#interrupt-cells = <2>;
965		ti,ngpio = <36>;
966		ti,davinci-gpio-unbanked = <0>;
967		power-domains = <&k3_pds 106 TI_SCI_PD_EXCLUSIVE>;
968		clocks = <&k3_clks 106 0>;
969		clock-names = "gpio";
970	};
971
972	main_gpio2: gpio@610000 {
973		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
974		reg = <0x0 0x00610000 0x0 0x100>;
975		gpio-controller;
976		#gpio-cells = <2>;
977		interrupt-parent = <&main_gpio_intr>;
978		interrupts = <264>, <265>, <266>, <267>,
979			     <268>, <269>, <270>, <271>;
980		interrupt-controller;
981		#interrupt-cells = <2>;
982		ti,ngpio = <128>;
983		ti,davinci-gpio-unbanked = <0>;
984		power-domains = <&k3_pds 107 TI_SCI_PD_EXCLUSIVE>;
985		clocks = <&k3_clks 107 0>;
986		clock-names = "gpio";
987	};
988
989	main_gpio3: gpio@611000 {
990		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
991		reg = <0x0 0x00611000 0x0 0x100>;
992		gpio-controller;
993		#gpio-cells = <2>;
994		interrupt-parent = <&main_gpio_intr>;
995		interrupts = <292>, <293>, <294>;
996		interrupt-controller;
997		#interrupt-cells = <2>;
998		ti,ngpio = <36>;
999		ti,davinci-gpio-unbanked = <0>;
1000		power-domains = <&k3_pds 108 TI_SCI_PD_EXCLUSIVE>;
1001		clocks = <&k3_clks 108 0>;
1002		clock-names = "gpio";
1003	};
1004
1005	main_gpio4: gpio@620000 {
1006		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1007		reg = <0x0 0x00620000 0x0 0x100>;
1008		gpio-controller;
1009		#gpio-cells = <2>;
1010		interrupt-parent = <&main_gpio_intr>;
1011		interrupts = <272>, <273>, <274>, <275>,
1012			     <276>, <277>, <278>, <279>;
1013		interrupt-controller;
1014		#interrupt-cells = <2>;
1015		ti,ngpio = <128>;
1016		ti,davinci-gpio-unbanked = <0>;
1017		power-domains = <&k3_pds 109 TI_SCI_PD_EXCLUSIVE>;
1018		clocks = <&k3_clks 109 0>;
1019		clock-names = "gpio";
1020	};
1021
1022	main_gpio5: gpio@621000 {
1023		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1024		reg = <0x0 0x00621000 0x0 0x100>;
1025		gpio-controller;
1026		#gpio-cells = <2>;
1027		interrupt-parent = <&main_gpio_intr>;
1028		interrupts = <296>, <297>, <298>;
1029		interrupt-controller;
1030		#interrupt-cells = <2>;
1031		ti,ngpio = <36>;
1032		ti,davinci-gpio-unbanked = <0>;
1033		power-domains = <&k3_pds 110 TI_SCI_PD_EXCLUSIVE>;
1034		clocks = <&k3_clks 110 0>;
1035		clock-names = "gpio";
1036	};
1037
1038	main_gpio6: gpio@630000 {
1039		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1040		reg = <0x0 0x00630000 0x0 0x100>;
1041		gpio-controller;
1042		#gpio-cells = <2>;
1043		interrupt-parent = <&main_gpio_intr>;
1044		interrupts = <280>, <281>, <282>, <283>,
1045			     <284>, <285>, <286>, <287>;
1046		interrupt-controller;
1047		#interrupt-cells = <2>;
1048		ti,ngpio = <128>;
1049		ti,davinci-gpio-unbanked = <0>;
1050		power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>;
1051		clocks = <&k3_clks 111 0>;
1052		clock-names = "gpio";
1053	};
1054
1055	main_gpio7: gpio@631000 {
1056		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1057		reg = <0x0 0x00631000 0x0 0x100>;
1058		gpio-controller;
1059		#gpio-cells = <2>;
1060		interrupt-parent = <&main_gpio_intr>;
1061		interrupts = <300>, <301>, <302>;
1062		interrupt-controller;
1063		#interrupt-cells = <2>;
1064		ti,ngpio = <36>;
1065		ti,davinci-gpio-unbanked = <0>;
1066		power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>;
1067		clocks = <&k3_clks 112 0>;
1068		clock-names = "gpio";
1069	};
1070
1071	main_sdhci0: sdhci@4f80000 {
1072		compatible = "ti,j721e-sdhci-8bit";
1073		reg = <0x0 0x4f80000 0x0 0x1000>, <0x0 0x4f88000 0x0 0x400>;
1074		interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
1075		power-domains = <&k3_pds 91 TI_SCI_PD_EXCLUSIVE>;
1076		clock-names = "clk_xin", "clk_ahb";
1077		clocks = <&k3_clks 91 1>, <&k3_clks 91 0>;
1078		assigned-clocks = <&k3_clks 91 1>;
1079		assigned-clock-parents = <&k3_clks 91 2>;
1080		bus-width = <8>;
1081		mmc-hs400-1_8v;
1082		mmc-ddr-1_8v;
1083		ti,otap-del-sel-legacy = <0xf>;
1084		ti,otap-del-sel-mmc-hs = <0xf>;
1085		ti,otap-del-sel-ddr52 = <0x5>;
1086		ti,otap-del-sel-hs200 = <0x6>;
1087		ti,otap-del-sel-hs400 = <0x0>;
1088		ti,itap-del-sel-legacy = <0x10>;
1089		ti,itap-del-sel-mmc-hs = <0xa>;
1090		ti,itap-del-sel-ddr52 = <0x3>;
1091		ti,trm-icp = <0x8>;
1092		dma-coherent;
1093	};
1094
1095	main_sdhci1: sdhci@4fb0000 {
1096		compatible = "ti,j721e-sdhci-4bit";
1097		reg = <0x0 0x04fb0000 0x0 0x1000>, <0x0 0x4fb8000 0x0 0x400>;
1098		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1099		power-domains = <&k3_pds 92 TI_SCI_PD_EXCLUSIVE>;
1100		clock-names = "clk_xin", "clk_ahb";
1101		clocks = <&k3_clks 92 0>, <&k3_clks 92 5>;
1102		assigned-clocks = <&k3_clks 92 0>;
1103		assigned-clock-parents = <&k3_clks 92 1>;
1104		ti,otap-del-sel-legacy = <0x0>;
1105		ti,otap-del-sel-sd-hs = <0xf>;
1106		ti,otap-del-sel-sdr12 = <0xf>;
1107		ti,otap-del-sel-sdr25 = <0xf>;
1108		ti,otap-del-sel-sdr50 = <0xc>;
1109		ti,otap-del-sel-ddr50 = <0xc>;
1110		ti,trm-icp = <0x8>;
1111		ti,clkbuf-sel = <0x7>;
1112		dma-coherent;
1113	};
1114
1115	main_sdhci2: sdhci@4f98000 {
1116		compatible = "ti,j721e-sdhci-4bit";
1117		reg = <0x0 0x4f98000 0x0 0x1000>, <0x0 0x4f90000 0x0 0x400>;
1118		interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1119		power-domains = <&k3_pds 93 TI_SCI_PD_EXCLUSIVE>;
1120		clock-names = "clk_xin", "clk_ahb";
1121		clocks = <&k3_clks 93 0>, <&k3_clks 93 5>;
1122		assigned-clocks = <&k3_clks 93 0>;
1123		assigned-clock-parents = <&k3_clks 93 1>;
1124		ti,otap-del-sel-legacy = <0x0>;
1125		ti,otap-del-sel-sd-hs = <0xf>;
1126		ti,otap-del-sel-sdr12 = <0xf>;
1127		ti,otap-del-sel-sdr25 = <0xf>;
1128		ti,otap-del-sel-sdr50 = <0xc>;
1129		ti,otap-del-sel-ddr50 = <0xc>;
1130		ti,trm-icp = <0x8>;
1131		ti,clkbuf-sel = <0x7>;
1132		dma-coherent;
1133	};
1134
1135	usbss0: cdns-usb@4104000 {
1136		compatible = "ti,j721e-usb";
1137		reg = <0x00 0x4104000 0x00 0x100>;
1138		dma-coherent;
1139		power-domains = <&k3_pds 288 TI_SCI_PD_EXCLUSIVE>;
1140		clocks = <&k3_clks 288 15>, <&k3_clks 288 3>;
1141		clock-names = "ref", "lpm";
1142		assigned-clocks = <&k3_clks 288 15>;	/* USB2_REFCLK */
1143		assigned-clock-parents = <&k3_clks 288 16>; /* HFOSC0 */
1144		#address-cells = <2>;
1145		#size-cells = <2>;
1146		ranges;
1147
1148		usb0: usb@6000000 {
1149			compatible = "cdns,usb3";
1150			reg = <0x00 0x6000000 0x00 0x10000>,
1151			      <0x00 0x6010000 0x00 0x10000>,
1152			      <0x00 0x6020000 0x00 0x10000>;
1153			reg-names = "otg", "xhci", "dev";
1154			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,	/* irq.0 */
1155				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,	/* irq.6 */
1156				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;	/* otgirq.0 */
1157			interrupt-names = "host",
1158					  "peripheral",
1159					  "otg";
1160			maximum-speed = "super-speed";
1161			dr_mode = "otg";
1162		};
1163	};
1164
1165	usbss1: cdns-usb@4114000 {
1166		compatible = "ti,j721e-usb";
1167		reg = <0x00 0x4114000 0x00 0x100>;
1168		dma-coherent;
1169		power-domains = <&k3_pds 289 TI_SCI_PD_EXCLUSIVE>;
1170		clocks = <&k3_clks 289 15>, <&k3_clks 289 3>;
1171		clock-names = "ref", "lpm";
1172		assigned-clocks = <&k3_clks 289 15>;	/* USB2_REFCLK */
1173		assigned-clock-parents = <&k3_clks 289 16>; /* HFOSC0 */
1174		#address-cells = <2>;
1175		#size-cells = <2>;
1176		ranges;
1177
1178		usb1: usb@6400000 {
1179			compatible = "cdns,usb3";
1180			reg = <0x00 0x6400000 0x00 0x10000>,
1181			      <0x00 0x6410000 0x00 0x10000>,
1182			      <0x00 0x6420000 0x00 0x10000>;
1183			reg-names = "otg", "xhci", "dev";
1184			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,	/* irq.0 */
1185				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,	/* irq.6 */
1186				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;	/* otgirq.0 */
1187			interrupt-names = "host",
1188					  "peripheral",
1189					  "otg";
1190			maximum-speed = "super-speed";
1191			dr_mode = "otg";
1192		};
1193	};
1194
1195	main_i2c0: i2c@2000000 {
1196		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1197		reg = <0x0 0x2000000 0x0 0x100>;
1198		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
1199		#address-cells = <1>;
1200		#size-cells = <0>;
1201		clock-names = "fck";
1202		clocks = <&k3_clks 187 0>;
1203		power-domains = <&k3_pds 187 TI_SCI_PD_SHARED>;
1204	};
1205
1206	main_i2c1: i2c@2010000 {
1207		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1208		reg = <0x0 0x2010000 0x0 0x100>;
1209		interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>;
1210		#address-cells = <1>;
1211		#size-cells = <0>;
1212		clock-names = "fck";
1213		clocks = <&k3_clks 188 0>;
1214		power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>;
1215	};
1216
1217	main_i2c2: i2c@2020000 {
1218		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1219		reg = <0x0 0x2020000 0x0 0x100>;
1220		interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
1221		#address-cells = <1>;
1222		#size-cells = <0>;
1223		clock-names = "fck";
1224		clocks = <&k3_clks 189 0>;
1225		power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>;
1226	};
1227
1228	main_i2c3: i2c@2030000 {
1229		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1230		reg = <0x0 0x2030000 0x0 0x100>;
1231		interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
1232		#address-cells = <1>;
1233		#size-cells = <0>;
1234		clock-names = "fck";
1235		clocks = <&k3_clks 190 0>;
1236		power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>;
1237	};
1238
1239	main_i2c4: i2c@2040000 {
1240		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1241		reg = <0x0 0x2040000 0x0 0x100>;
1242		interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>;
1243		#address-cells = <1>;
1244		#size-cells = <0>;
1245		clock-names = "fck";
1246		clocks = <&k3_clks 191 0>;
1247		power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>;
1248	};
1249
1250	main_i2c5: i2c@2050000 {
1251		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1252		reg = <0x0 0x2050000 0x0 0x100>;
1253		interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>;
1254		#address-cells = <1>;
1255		#size-cells = <0>;
1256		clock-names = "fck";
1257		clocks = <&k3_clks 192 0>;
1258		power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>;
1259	};
1260
1261	main_i2c6: i2c@2060000 {
1262		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1263		reg = <0x0 0x2060000 0x0 0x100>;
1264		interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
1265		#address-cells = <1>;
1266		#size-cells = <0>;
1267		clock-names = "fck";
1268		clocks = <&k3_clks 193 0>;
1269		power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>;
1270	};
1271
1272	ufs_wrapper: ufs-wrapper@4e80000 {
1273		compatible = "ti,j721e-ufs";
1274		reg = <0x0 0x4e80000 0x0 0x100>;
1275		power-domains = <&k3_pds 277 TI_SCI_PD_EXCLUSIVE>;
1276		clocks = <&k3_clks 277 1>;
1277		assigned-clocks = <&k3_clks 277 1>;
1278		assigned-clock-parents = <&k3_clks 277 4>;
1279		ranges;
1280		#address-cells = <2>;
1281		#size-cells = <2>;
1282
1283		ufs@4e84000 {
1284			compatible = "cdns,ufshc-m31-16nm", "jedec,ufs-2.0";
1285			reg = <0x0 0x4e84000 0x0 0x10000>;
1286			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1287			freq-table-hz = <250000000 250000000>, <19200000 19200000>, <19200000 19200000>;
1288			clocks = <&k3_clks 277 0>, <&k3_clks 277 1>, <&k3_clks 277 1>;
1289			clock-names = "core_clk", "phy_clk", "ref_clk";
1290			dma-coherent;
1291		};
1292	};
1293
1294	dss: dss@4a00000 {
1295		compatible = "ti,j721e-dss";
1296		reg =
1297			<0x00 0x04a00000 0x00 0x10000>, /* common_m */
1298			<0x00 0x04a10000 0x00 0x10000>, /* common_s0*/
1299			<0x00 0x04b00000 0x00 0x10000>, /* common_s1*/
1300			<0x00 0x04b10000 0x00 0x10000>, /* common_s2*/
1301
1302			<0x00 0x04a20000 0x00 0x10000>, /* vidl1 */
1303			<0x00 0x04a30000 0x00 0x10000>, /* vidl2 */
1304			<0x00 0x04a50000 0x00 0x10000>, /* vid1 */
1305			<0x00 0x04a60000 0x00 0x10000>, /* vid2 */
1306
1307			<0x00 0x04a70000 0x00 0x10000>, /* ovr1 */
1308			<0x00 0x04a90000 0x00 0x10000>, /* ovr2 */
1309			<0x00 0x04ab0000 0x00 0x10000>, /* ovr3 */
1310			<0x00 0x04ad0000 0x00 0x10000>, /* ovr4 */
1311
1312			<0x00 0x04a80000 0x00 0x10000>, /* vp1 */
1313			<0x00 0x04aa0000 0x00 0x10000>, /* vp2 */
1314			<0x00 0x04ac0000 0x00 0x10000>, /* vp3 */
1315			<0x00 0x04ae0000 0x00 0x10000>, /* vp4 */
1316			<0x00 0x04af0000 0x00 0x10000>; /* wb */
1317
1318		reg-names = "common_m", "common_s0",
1319			"common_s1", "common_s2",
1320			"vidl1", "vidl2","vid1","vid2",
1321			"ovr1", "ovr2", "ovr3", "ovr4",
1322			"vp1", "vp2", "vp3", "vp4",
1323			"wb";
1324
1325		clocks =	<&k3_clks 152 0>,
1326				<&k3_clks 152 1>,
1327				<&k3_clks 152 4>,
1328				<&k3_clks 152 9>,
1329				<&k3_clks 152 13>;
1330		clock-names = "fck", "vp1", "vp2", "vp3", "vp4";
1331
1332		power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>;
1333
1334		interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>,
1335			     <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>,
1336			     <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>,
1337			     <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1338		interrupt-names = "common_m",
1339				  "common_s0",
1340				  "common_s1",
1341				  "common_s2";
1342
1343		dss_ports: ports {
1344			#address-cells = <1>;
1345			#size-cells = <0>;
1346		};
1347	};
1348
1349	mcasp0: mcasp@2b00000 {
1350		compatible = "ti,am33xx-mcasp-audio";
1351		reg = <0x0 0x02b00000 0x0 0x2000>,
1352			<0x0 0x02b08000 0x0 0x1000>;
1353		reg-names = "mpu","dat";
1354		interrupts = <GIC_SPI 544 IRQ_TYPE_LEVEL_HIGH>,
1355				<GIC_SPI 545 IRQ_TYPE_LEVEL_HIGH>;
1356		interrupt-names = "tx", "rx";
1357
1358		dmas = <&main_udmap 0xc400>, <&main_udmap 0x4400>;
1359		dma-names = "tx", "rx";
1360
1361		clocks = <&k3_clks 174 1>;
1362		clock-names = "fck";
1363		power-domains = <&k3_pds 174 TI_SCI_PD_EXCLUSIVE>;
1364	};
1365
1366	mcasp1: mcasp@2b10000 {
1367		compatible = "ti,am33xx-mcasp-audio";
1368		reg = <0x0 0x02b10000 0x0 0x2000>,
1369			<0x0 0x02b18000 0x0 0x1000>;
1370		reg-names = "mpu","dat";
1371		interrupts = <GIC_SPI 546 IRQ_TYPE_LEVEL_HIGH>,
1372				<GIC_SPI 547 IRQ_TYPE_LEVEL_HIGH>;
1373		interrupt-names = "tx", "rx";
1374
1375		dmas = <&main_udmap 0xc401>, <&main_udmap 0x4401>;
1376		dma-names = "tx", "rx";
1377
1378		clocks = <&k3_clks 175 1>;
1379		clock-names = "fck";
1380		power-domains = <&k3_pds 175 TI_SCI_PD_EXCLUSIVE>;
1381	};
1382
1383	mcasp2: mcasp@2b20000 {
1384		compatible = "ti,am33xx-mcasp-audio";
1385		reg = <0x0 0x02b20000 0x0 0x2000>,
1386			<0x0 0x02b28000 0x0 0x1000>;
1387		reg-names = "mpu","dat";
1388		interrupts = <GIC_SPI 548 IRQ_TYPE_LEVEL_HIGH>,
1389				<GIC_SPI 549 IRQ_TYPE_LEVEL_HIGH>;
1390		interrupt-names = "tx", "rx";
1391
1392		dmas = <&main_udmap 0xc402>, <&main_udmap 0x4402>;
1393		dma-names = "tx", "rx";
1394
1395		clocks = <&k3_clks 176 1>;
1396		clock-names = "fck";
1397		power-domains = <&k3_pds 176 TI_SCI_PD_EXCLUSIVE>;
1398	};
1399
1400	mcasp3: mcasp@2b30000 {
1401		compatible = "ti,am33xx-mcasp-audio";
1402		reg = <0x0 0x02b30000 0x0 0x2000>,
1403			<0x0 0x02b38000 0x0 0x1000>;
1404		reg-names = "mpu","dat";
1405		interrupts = <GIC_SPI 550 IRQ_TYPE_LEVEL_HIGH>,
1406				<GIC_SPI 551 IRQ_TYPE_LEVEL_HIGH>;
1407		interrupt-names = "tx", "rx";
1408
1409		dmas = <&main_udmap 0xc500>, <&main_udmap 0x4500>;
1410		dma-names = "tx", "rx";
1411
1412		clocks = <&k3_clks 177 1>;
1413		clock-names = "fck";
1414		power-domains = <&k3_pds 177 TI_SCI_PD_EXCLUSIVE>;
1415	};
1416
1417	mcasp4: mcasp@2b40000 {
1418		compatible = "ti,am33xx-mcasp-audio";
1419		reg = <0x0 0x02b40000 0x0 0x2000>,
1420			<0x0 0x02b48000 0x0 0x1000>;
1421		reg-names = "mpu","dat";
1422		interrupts = <GIC_SPI 552 IRQ_TYPE_LEVEL_HIGH>,
1423				<GIC_SPI 553 IRQ_TYPE_LEVEL_HIGH>;
1424		interrupt-names = "tx", "rx";
1425
1426		dmas = <&main_udmap 0xc501>, <&main_udmap 0x4501>;
1427		dma-names = "tx", "rx";
1428
1429		clocks = <&k3_clks 178 1>;
1430		clock-names = "fck";
1431		power-domains = <&k3_pds 178 TI_SCI_PD_EXCLUSIVE>;
1432	};
1433
1434	mcasp5: mcasp@2b50000 {
1435		compatible = "ti,am33xx-mcasp-audio";
1436		reg = <0x0 0x02b50000 0x0 0x2000>,
1437			<0x0 0x02b58000 0x0 0x1000>;
1438		reg-names = "mpu","dat";
1439		interrupts = <GIC_SPI 554 IRQ_TYPE_LEVEL_HIGH>,
1440				<GIC_SPI 555 IRQ_TYPE_LEVEL_HIGH>;
1441		interrupt-names = "tx", "rx";
1442
1443		dmas = <&main_udmap 0xc502>, <&main_udmap 0x4502>;
1444		dma-names = "tx", "rx";
1445
1446		clocks = <&k3_clks 179 1>;
1447		clock-names = "fck";
1448		power-domains = <&k3_pds 179 TI_SCI_PD_EXCLUSIVE>;
1449	};
1450
1451	mcasp6: mcasp@2b60000 {
1452		compatible = "ti,am33xx-mcasp-audio";
1453		reg = <0x0 0x02b60000 0x0 0x2000>,
1454			<0x0 0x02b68000 0x0 0x1000>;
1455		reg-names = "mpu","dat";
1456		interrupts = <GIC_SPI 556 IRQ_TYPE_LEVEL_HIGH>,
1457				<GIC_SPI 557 IRQ_TYPE_LEVEL_HIGH>;
1458		interrupt-names = "tx", "rx";
1459
1460		dmas = <&main_udmap 0xc503>, <&main_udmap 0x4503>;
1461		dma-names = "tx", "rx";
1462
1463		clocks = <&k3_clks 180 1>;
1464		clock-names = "fck";
1465		power-domains = <&k3_pds 180 TI_SCI_PD_EXCLUSIVE>;
1466	};
1467
1468	mcasp7: mcasp@2b70000 {
1469		compatible = "ti,am33xx-mcasp-audio";
1470		reg = <0x0 0x02b70000 0x0 0x2000>,
1471			<0x0 0x02b78000 0x0 0x1000>;
1472		reg-names = "mpu","dat";
1473		interrupts = <GIC_SPI 558 IRQ_TYPE_LEVEL_HIGH>,
1474				<GIC_SPI 559 IRQ_TYPE_LEVEL_HIGH>;
1475		interrupt-names = "tx", "rx";
1476
1477		dmas = <&main_udmap 0xc504>, <&main_udmap 0x4504>;
1478		dma-names = "tx", "rx";
1479
1480		clocks = <&k3_clks 181 1>;
1481		clock-names = "fck";
1482		power-domains = <&k3_pds 181 TI_SCI_PD_EXCLUSIVE>;
1483	};
1484
1485	mcasp8: mcasp@2b80000 {
1486		compatible = "ti,am33xx-mcasp-audio";
1487		reg = <0x0 0x02b80000 0x0 0x2000>,
1488			<0x0 0x02b88000 0x0 0x1000>;
1489		reg-names = "mpu","dat";
1490		interrupts = <GIC_SPI 560 IRQ_TYPE_LEVEL_HIGH>,
1491				<GIC_SPI 561 IRQ_TYPE_LEVEL_HIGH>;
1492		interrupt-names = "tx", "rx";
1493
1494		dmas = <&main_udmap 0xc505>, <&main_udmap 0x4505>;
1495		dma-names = "tx", "rx";
1496
1497		clocks = <&k3_clks 182 1>;
1498		clock-names = "fck";
1499		power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>;
1500	};
1501
1502	mcasp9: mcasp@2b90000 {
1503		compatible = "ti,am33xx-mcasp-audio";
1504		reg = <0x0 0x02b90000 0x0 0x2000>,
1505			<0x0 0x02b98000 0x0 0x1000>;
1506		reg-names = "mpu","dat";
1507		interrupts = <GIC_SPI 562 IRQ_TYPE_LEVEL_HIGH>,
1508				<GIC_SPI 563 IRQ_TYPE_LEVEL_HIGH>;
1509		interrupt-names = "tx", "rx";
1510
1511		dmas = <&main_udmap 0xc506>, <&main_udmap 0x4506>;
1512		dma-names = "tx", "rx";
1513
1514		clocks = <&k3_clks 183 1>;
1515		clock-names = "fck";
1516		power-domains = <&k3_pds 183 TI_SCI_PD_EXCLUSIVE>;
1517	};
1518
1519	mcasp10: mcasp@2ba0000 {
1520		compatible = "ti,am33xx-mcasp-audio";
1521		reg = <0x0 0x02ba0000 0x0 0x2000>,
1522			<0x0 0x02ba8000 0x0 0x1000>;
1523		reg-names = "mpu","dat";
1524		interrupts = <GIC_SPI 564 IRQ_TYPE_LEVEL_HIGH>,
1525				<GIC_SPI 565 IRQ_TYPE_LEVEL_HIGH>;
1526		interrupt-names = "tx", "rx";
1527
1528		dmas = <&main_udmap 0xc507>, <&main_udmap 0x4507>;
1529		dma-names = "tx", "rx";
1530
1531		clocks = <&k3_clks 184 1>;
1532		clock-names = "fck";
1533		power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>;
1534	};
1535
1536	mcasp11: mcasp@2bb0000 {
1537		compatible = "ti,am33xx-mcasp-audio";
1538		reg = <0x0 0x02bb0000 0x0 0x2000>,
1539			<0x0 0x02bb8000 0x0 0x1000>;
1540		reg-names = "mpu","dat";
1541		interrupts = <GIC_SPI 566 IRQ_TYPE_LEVEL_HIGH>,
1542				<GIC_SPI 567 IRQ_TYPE_LEVEL_HIGH>;
1543		interrupt-names = "tx", "rx";
1544
1545		dmas = <&main_udmap 0xc508>, <&main_udmap 0x4508>;
1546		dma-names = "tx", "rx";
1547
1548		clocks = <&k3_clks 185 1>;
1549		clock-names = "fck";
1550		power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>;
1551	};
1552
1553	watchdog0: watchdog@2200000 {
1554		compatible = "ti,j7-rti-wdt";
1555		reg = <0x0 0x2200000 0x0 0x100>;
1556		clocks = <&k3_clks 252 1>;
1557		power-domains = <&k3_pds 252 TI_SCI_PD_EXCLUSIVE>;
1558		assigned-clocks = <&k3_clks 252 1>;
1559		assigned-clock-parents = <&k3_clks 252 5>;
1560	};
1561
1562	watchdog1: watchdog@2210000 {
1563		compatible = "ti,j7-rti-wdt";
1564		reg = <0x0 0x2210000 0x0 0x100>;
1565		clocks = <&k3_clks 253 1>;
1566		power-domains = <&k3_pds 253 TI_SCI_PD_EXCLUSIVE>;
1567		assigned-clocks = <&k3_clks 253 1>;
1568		assigned-clock-parents = <&k3_clks 253 5>;
1569	};
1570
1571	main_r5fss0: r5fss@5c00000 {
1572		compatible = "ti,j721e-r5fss";
1573		ti,cluster-mode = <1>;
1574		#address-cells = <1>;
1575		#size-cells = <1>;
1576		ranges = <0x5c00000 0x00 0x5c00000 0x20000>,
1577			 <0x5d00000 0x00 0x5d00000 0x20000>;
1578		power-domains = <&k3_pds 243 TI_SCI_PD_EXCLUSIVE>;
1579
1580		main_r5fss0_core0: r5f@5c00000 {
1581			compatible = "ti,j721e-r5f";
1582			reg = <0x5c00000 0x00008000>,
1583			      <0x5c10000 0x00008000>;
1584			reg-names = "atcm", "btcm";
1585			ti,sci = <&dmsc>;
1586			ti,sci-dev-id = <245>;
1587			ti,sci-proc-ids = <0x06 0xff>;
1588			resets = <&k3_reset 245 1>;
1589			firmware-name = "j7-main-r5f0_0-fw";
1590			ti,atcm-enable = <1>;
1591			ti,btcm-enable = <1>;
1592			ti,loczrama = <1>;
1593		};
1594
1595		main_r5fss0_core1: r5f@5d00000 {
1596			compatible = "ti,j721e-r5f";
1597			reg = <0x5d00000 0x00008000>,
1598			      <0x5d10000 0x00008000>;
1599			reg-names = "atcm", "btcm";
1600			ti,sci = <&dmsc>;
1601			ti,sci-dev-id = <246>;
1602			ti,sci-proc-ids = <0x07 0xff>;
1603			resets = <&k3_reset 246 1>;
1604			firmware-name = "j7-main-r5f0_1-fw";
1605			ti,atcm-enable = <1>;
1606			ti,btcm-enable = <1>;
1607			ti,loczrama = <1>;
1608		};
1609	};
1610
1611	main_r5fss1: r5fss@5e00000 {
1612		compatible = "ti,j721e-r5fss";
1613		ti,cluster-mode = <1>;
1614		#address-cells = <1>;
1615		#size-cells = <1>;
1616		ranges = <0x5e00000 0x00 0x5e00000 0x20000>,
1617			 <0x5f00000 0x00 0x5f00000 0x20000>;
1618		power-domains = <&k3_pds 244 TI_SCI_PD_EXCLUSIVE>;
1619
1620		main_r5fss1_core0: r5f@5e00000 {
1621			compatible = "ti,j721e-r5f";
1622			reg = <0x5e00000 0x00008000>,
1623			      <0x5e10000 0x00008000>;
1624			reg-names = "atcm", "btcm";
1625			ti,sci = <&dmsc>;
1626			ti,sci-dev-id = <247>;
1627			ti,sci-proc-ids = <0x08 0xff>;
1628			resets = <&k3_reset 247 1>;
1629			firmware-name = "j7-main-r5f1_0-fw";
1630			ti,atcm-enable = <1>;
1631			ti,btcm-enable = <1>;
1632			ti,loczrama = <1>;
1633		};
1634
1635		main_r5fss1_core1: r5f@5f00000 {
1636			compatible = "ti,j721e-r5f";
1637			reg = <0x5f00000 0x00008000>,
1638			      <0x5f10000 0x00008000>;
1639			reg-names = "atcm", "btcm";
1640			ti,sci = <&dmsc>;
1641			ti,sci-dev-id = <248>;
1642			ti,sci-proc-ids = <0x09 0xff>;
1643			resets = <&k3_reset 248 1>;
1644			firmware-name = "j7-main-r5f1_1-fw";
1645			ti,atcm-enable = <1>;
1646			ti,btcm-enable = <1>;
1647			ti,loczrama = <1>;
1648		};
1649	};
1650
1651	c66_0: dsp@4d80800000 {
1652		compatible = "ti,j721e-c66-dsp";
1653		reg = <0x4d 0x80800000 0x00 0x00048000>,
1654		      <0x4d 0x80e00000 0x00 0x00008000>,
1655		      <0x4d 0x80f00000 0x00 0x00008000>;
1656		reg-names = "l2sram", "l1pram", "l1dram";
1657		ti,sci = <&dmsc>;
1658		ti,sci-dev-id = <142>;
1659		ti,sci-proc-ids = <0x03 0xff>;
1660		resets = <&k3_reset 142 1>;
1661		firmware-name = "j7-c66_0-fw";
1662	};
1663
1664	c66_1: dsp@4d81800000 {
1665		compatible = "ti,j721e-c66-dsp";
1666		reg = <0x4d 0x81800000 0x00 0x00048000>,
1667		      <0x4d 0x81e00000 0x00 0x00008000>,
1668		      <0x4d 0x81f00000 0x00 0x00008000>;
1669		reg-names = "l2sram", "l1pram", "l1dram";
1670		ti,sci = <&dmsc>;
1671		ti,sci-dev-id = <143>;
1672		ti,sci-proc-ids = <0x04 0xff>;
1673		resets = <&k3_reset 143 1>;
1674		firmware-name = "j7-c66_1-fw";
1675	};
1676
1677	c71_0: dsp@64800000 {
1678		compatible = "ti,j721e-c71-dsp";
1679		reg = <0x00 0x64800000 0x00 0x00080000>,
1680		      <0x00 0x64e00000 0x00 0x0000c000>;
1681		reg-names = "l2sram", "l1dram";
1682		ti,sci = <&dmsc>;
1683		ti,sci-dev-id = <15>;
1684		ti,sci-proc-ids = <0x30 0xff>;
1685		resets = <&k3_reset 15 1>;
1686		firmware-name = "j7-c71_0-fw";
1687	};
1688};
1689