1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * (C) Copyright 2007-2011 4 * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 5 * Aaron <leafy.myeh@allwinnertech.com> 6 * 7 * MMC register definition for allwinner sunxi platform. 8 */ 9 10 #ifndef _SUNXI_MMC_H 11 #define _SUNXI_MMC_H 12 13 #include <linux/types.h> 14 15 struct sunxi_mmc { 16 u32 gctrl; /* 0x00 global control */ 17 u32 clkcr; /* 0x04 clock control */ 18 u32 timeout; /* 0x08 time out */ 19 u32 width; /* 0x0c bus width */ 20 u32 blksz; /* 0x10 block size */ 21 u32 bytecnt; /* 0x14 byte count */ 22 u32 cmd; /* 0x18 command */ 23 u32 arg; /* 0x1c argument */ 24 u32 resp0; /* 0x20 response 0 */ 25 u32 resp1; /* 0x24 response 1 */ 26 u32 resp2; /* 0x28 response 2 */ 27 u32 resp3; /* 0x2c response 3 */ 28 u32 imask; /* 0x30 interrupt mask */ 29 u32 mint; /* 0x34 masked interrupt status */ 30 u32 rint; /* 0x38 raw interrupt status */ 31 u32 status; /* 0x3c status */ 32 u32 ftrglevel; /* 0x40 FIFO threshold watermark*/ 33 u32 funcsel; /* 0x44 function select */ 34 u32 cbcr; /* 0x48 CIU byte count */ 35 u32 bbcr; /* 0x4c BIU byte count */ 36 u32 dbgc; /* 0x50 debug enable */ 37 u32 res0; /* 0x54 reserved */ 38 u32 a12a; /* 0x58 Auto command 12 argument */ 39 u32 ntsr; /* 0x5c New timing set register */ 40 u32 res1[8]; 41 u32 dmac; /* 0x80 internal DMA control */ 42 u32 dlba; /* 0x84 internal DMA descr list base address */ 43 u32 idst; /* 0x88 internal DMA status */ 44 u32 idie; /* 0x8c internal DMA interrupt enable */ 45 u32 chda; /* 0x90 */ 46 u32 cbda; /* 0x94 */ 47 u32 res2[26]; 48 #if defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6) 49 u32 res3[17]; 50 u32 samp_dl; 51 u32 res4[46]; 52 #endif 53 u32 fifo; /* 0x100 / 0x200 FIFO access address */ 54 }; 55 56 #define SUNXI_MMC_CLK_POWERSAVE (0x1 << 17) 57 #define SUNXI_MMC_CLK_ENABLE (0x1 << 16) 58 #define SUNXI_MMC_CLK_DIVIDER_MASK (0xff) 59 60 #define SUNXI_MMC_GCTRL_SOFT_RESET (0x1 << 0) 61 #define SUNXI_MMC_GCTRL_FIFO_RESET (0x1 << 1) 62 #define SUNXI_MMC_GCTRL_DMA_RESET (0x1 << 2) 63 #define SUNXI_MMC_GCTRL_RESET (SUNXI_MMC_GCTRL_SOFT_RESET|\ 64 SUNXI_MMC_GCTRL_FIFO_RESET|\ 65 SUNXI_MMC_GCTRL_DMA_RESET) 66 #define SUNXI_MMC_GCTRL_DMA_ENABLE (0x1 << 5) 67 #define SUNXI_MMC_GCTRL_ACCESS_BY_AHB (0x1 << 31) 68 69 #define SUNXI_MMC_CMD_RESP_EXPIRE (0x1 << 6) 70 #define SUNXI_MMC_CMD_LONG_RESPONSE (0x1 << 7) 71 #define SUNXI_MMC_CMD_CHK_RESPONSE_CRC (0x1 << 8) 72 #define SUNXI_MMC_CMD_DATA_EXPIRE (0x1 << 9) 73 #define SUNXI_MMC_CMD_WRITE (0x1 << 10) 74 #define SUNXI_MMC_CMD_AUTO_STOP (0x1 << 12) 75 #define SUNXI_MMC_CMD_WAIT_PRE_OVER (0x1 << 13) 76 #define SUNXI_MMC_CMD_SEND_INIT_SEQ (0x1 << 15) 77 #define SUNXI_MMC_CMD_UPCLK_ONLY (0x1 << 21) 78 #define SUNXI_MMC_CMD_START (0x1 << 31) 79 80 #define SUNXI_MMC_RINT_RESP_ERROR (0x1 << 1) 81 #define SUNXI_MMC_RINT_COMMAND_DONE (0x1 << 2) 82 #define SUNXI_MMC_RINT_DATA_OVER (0x1 << 3) 83 #define SUNXI_MMC_RINT_TX_DATA_REQUEST (0x1 << 4) 84 #define SUNXI_MMC_RINT_RX_DATA_REQUEST (0x1 << 5) 85 #define SUNXI_MMC_RINT_RESP_CRC_ERROR (0x1 << 6) 86 #define SUNXI_MMC_RINT_DATA_CRC_ERROR (0x1 << 7) 87 #define SUNXI_MMC_RINT_RESP_TIMEOUT (0x1 << 8) 88 #define SUNXI_MMC_RINT_DATA_TIMEOUT (0x1 << 9) 89 #define SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE (0x1 << 10) 90 #define SUNXI_MMC_RINT_FIFO_RUN_ERROR (0x1 << 11) 91 #define SUNXI_MMC_RINT_HARD_WARE_LOCKED (0x1 << 12) 92 #define SUNXI_MMC_RINT_START_BIT_ERROR (0x1 << 13) 93 #define SUNXI_MMC_RINT_AUTO_COMMAND_DONE (0x1 << 14) 94 #define SUNXI_MMC_RINT_END_BIT_ERROR (0x1 << 15) 95 #define SUNXI_MMC_RINT_SDIO_INTERRUPT (0x1 << 16) 96 #define SUNXI_MMC_RINT_CARD_INSERT (0x1 << 30) 97 #define SUNXI_MMC_RINT_CARD_REMOVE (0x1 << 31) 98 #define SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT \ 99 (SUNXI_MMC_RINT_RESP_ERROR | \ 100 SUNXI_MMC_RINT_RESP_CRC_ERROR | \ 101 SUNXI_MMC_RINT_DATA_CRC_ERROR | \ 102 SUNXI_MMC_RINT_RESP_TIMEOUT | \ 103 SUNXI_MMC_RINT_DATA_TIMEOUT | \ 104 SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE | \ 105 SUNXI_MMC_RINT_FIFO_RUN_ERROR | \ 106 SUNXI_MMC_RINT_HARD_WARE_LOCKED | \ 107 SUNXI_MMC_RINT_START_BIT_ERROR | \ 108 SUNXI_MMC_RINT_END_BIT_ERROR) /* 0xbfc2 */ 109 #define SUNXI_MMC_RINT_INTERRUPT_DONE_BIT \ 110 (SUNXI_MMC_RINT_AUTO_COMMAND_DONE | \ 111 SUNXI_MMC_RINT_DATA_OVER | \ 112 SUNXI_MMC_RINT_COMMAND_DONE | \ 113 SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE) 114 115 #define SUNXI_MMC_STATUS_RXWL_FLAG (0x1 << 0) 116 #define SUNXI_MMC_STATUS_TXWL_FLAG (0x1 << 1) 117 #define SUNXI_MMC_STATUS_FIFO_EMPTY (0x1 << 2) 118 #define SUNXI_MMC_STATUS_FIFO_FULL (0x1 << 3) 119 #define SUNXI_MMC_STATUS_CARD_PRESENT (0x1 << 8) 120 #define SUNXI_MMC_STATUS_CARD_DATA_BUSY (0x1 << 9) 121 #define SUNXI_MMC_STATUS_DATA_FSM_BUSY (0x1 << 10) 122 123 #define SUNXI_MMC_NTSR_MODE_SEL_NEW (0x1 << 31) 124 125 #define SUNXI_MMC_IDMAC_RESET (0x1 << 0) 126 #define SUNXI_MMC_IDMAC_FIXBURST (0x1 << 1) 127 #define SUNXI_MMC_IDMAC_ENABLE (0x1 << 7) 128 129 #define SUNXI_MMC_IDIE_TXIRQ (0x1 << 0) 130 #define SUNXI_MMC_IDIE_RXIRQ (0x1 << 1) 131 132 #define SUNXI_MMC_COMMON_CLK_GATE (1 << 16) 133 #define SUNXI_MMC_COMMON_RESET (1 << 18) 134 135 #define SUNXI_MMC_CAL_DL_SW_EN (0x1 << 7) 136 137 struct mmc *sunxi_mmc_init(int sdc_no); 138 #endif /* _SUNXI_MMC_H */ 139