1 /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */
2 /*
3  * Copyright (c) 2018 Microsemi Corporation
4  */
5 
6 #ifndef _MSCC_OCELOT_ICPU_CFG_H_
7 #define _MSCC_OCELOT_ICPU_CFG_H_
8 
9 #include <linux/bitops.h>
10 #define ICPU_GPR(x) (0x4 * (x))
11 #define ICPU_GPR_RSZ                                      0x4
12 
13 #define ICPU_RESET                                        0x20
14 
15 #define ICPU_RESET_CORE_RST_CPU_ONLY                      BIT(3)
16 #define ICPU_RESET_CORE_RST_PROTECT                       BIT(2)
17 #define ICPU_RESET_CORE_RST_FORCE                         BIT(1)
18 #define ICPU_RESET_MEM_RST_FORCE                          BIT(0)
19 
20 #define ICPU_GENERAL_CTRL                                 0x24
21 
22 #define ICPU_GENERAL_CTRL_SWC_CLEAR_IF                    BIT(6)
23 #define ICPU_GENERAL_CTRL_CPU_BUSIF_SLEEP_DIS             BIT(5)
24 #define ICPU_GENERAL_CTRL_CPU_BUSIF_WERR_ENA              BIT(4)
25 #define ICPU_GENERAL_CTRL_IF_MASTER_DIS                   BIT(3)
26 #define ICPU_GENERAL_CTRL_IF_MASTER_SPI_ENA               BIT(2)
27 #define ICPU_GENERAL_CTRL_IF_MASTER_PI_ENA                BIT(1)
28 
29 #define ICPU_GENERAL_CTRL_BOOT_MODE_ENA                   BIT(0)
30 
31 #define ICPU_PI_MST_CFG                                   0x2c
32 
33 #define ICPU_PI_MST_CFG_ATE_MODE_DIS                      BIT(7)
34 #define ICPU_PI_MST_CFG_CLK_POL                           BIT(6)
35 #define ICPU_PI_MST_CFG_TRISTATE_CTRL                     BIT(5)
36 #define ICPU_PI_MST_CFG_CLK_DIV(x)                        ((x) & GENMASK(4, 0))
37 #define ICPU_PI_MST_CFG_CLK_DIV_M                         GENMASK(4, 0)
38 
39 #define ICPU_SPI_MST_CFG                                  0x50
40 
41 #define ICPU_SPI_MST_CFG_FAST_READ_ENA                    BIT(10)
42 #define ICPU_SPI_MST_CFG_CS_DESELECT_TIME(x)              (((x) << 5) & GENMASK(9, 5))
43 #define ICPU_SPI_MST_CFG_CS_DESELECT_TIME_M               GENMASK(9, 5)
44 #define ICPU_SPI_MST_CFG_CS_DESELECT_TIME_X(x)            (((x) & GENMASK(9, 5)) >> 5)
45 #define ICPU_SPI_MST_CFG_CLK_DIV(x)                       ((x) & GENMASK(4, 0))
46 #define ICPU_SPI_MST_CFG_CLK_DIV_M                        GENMASK(4, 0)
47 
48 #define ICPU_SW_MODE                                      0x64
49 
50 #define ICPU_SW_MODE_SW_PIN_CTRL_MODE                     BIT(13)
51 #define ICPU_SW_MODE_SW_SPI_SCK                           BIT(12)
52 #define ICPU_SW_MODE_SW_SPI_SCK_OE                        BIT(11)
53 #define ICPU_SW_MODE_SW_SPI_SDO                           BIT(10)
54 #define ICPU_SW_MODE_SW_SPI_SDO_OE                        BIT(9)
55 #define ICPU_SW_MODE_SW_SPI_CS(x)                         (((x) << 5) & GENMASK(8, 5))
56 #define ICPU_SW_MODE_SW_SPI_CS_M                          GENMASK(8, 5)
57 #define ICPU_SW_MODE_SW_SPI_CS_X(x)                       (((x) & GENMASK(8, 5)) >> 5)
58 #define ICPU_SW_MODE_SW_SPI_CS_OE(x)                      (((x) << 1) & GENMASK(4, 1))
59 #define ICPU_SW_MODE_SW_SPI_CS_OE_M                       GENMASK(4, 1)
60 #define ICPU_SW_MODE_SW_SPI_CS_OE_X(x)                    (((x) & GENMASK(4, 1)) >> 1)
61 #define ICPU_SW_MODE_SW_SPI_SDI                           BIT(0)
62 
63 #define ICPU_INTR_ENA                                     0x88
64 
65 #define ICPU_INTR_IRQ0_ENA                                0x98
66 #define ICPU_INTR_IRQ0_ENA_IRQ0_ENA                       BIT(0)
67 
68 #define ICPU_MEMCTRL_CTRL                                 0x234
69 
70 #define ICPU_MEMCTRL_CTRL_PWR_DOWN                        BIT(3)
71 #define ICPU_MEMCTRL_CTRL_MDSET                           BIT(2)
72 #define ICPU_MEMCTRL_CTRL_STALL_REF_ENA                   BIT(1)
73 #define ICPU_MEMCTRL_CTRL_INITIALIZE                      BIT(0)
74 
75 #define ICPU_MEMCTRL_CFG                                  0x238
76 
77 #define ICPU_MEMCTRL_CFG_DDR_512MBYTE_PLUS                BIT(16)
78 #define ICPU_MEMCTRL_CFG_DDR_ECC_ERR_ENA                  BIT(15)
79 #define ICPU_MEMCTRL_CFG_DDR_ECC_COR_ENA                  BIT(14)
80 #define ICPU_MEMCTRL_CFG_DDR_ECC_ENA                      BIT(13)
81 #define ICPU_MEMCTRL_CFG_DDR_WIDTH                        BIT(12)
82 #define ICPU_MEMCTRL_CFG_DDR_MODE                         BIT(11)
83 #define ICPU_MEMCTRL_CFG_BURST_SIZE                       BIT(10)
84 #define ICPU_MEMCTRL_CFG_BURST_LEN                        BIT(9)
85 #define ICPU_MEMCTRL_CFG_BANK_CNT                         BIT(8)
86 #define ICPU_MEMCTRL_CFG_MSB_ROW_ADDR(x)                  (((x) << 4) & GENMASK(7, 4))
87 #define ICPU_MEMCTRL_CFG_MSB_ROW_ADDR_M                   GENMASK(7, 4)
88 #define ICPU_MEMCTRL_CFG_MSB_ROW_ADDR_X(x)                (((x) & GENMASK(7, 4)) >> 4)
89 #define ICPU_MEMCTRL_CFG_MSB_COL_ADDR(x)                  ((x) & GENMASK(3, 0))
90 #define ICPU_MEMCTRL_CFG_MSB_COL_ADDR_M                   GENMASK(3, 0)
91 
92 #define ICPU_MEMCTRL_STAT                                 0x23C
93 
94 #define ICPU_MEMCTRL_STAT_RDATA_MASKED                    BIT(5)
95 #define ICPU_MEMCTRL_STAT_RDATA_DUMMY                     BIT(4)
96 #define ICPU_MEMCTRL_STAT_RDATA_ECC_ERR                   BIT(3)
97 #define ICPU_MEMCTRL_STAT_RDATA_ECC_COR                   BIT(2)
98 #define ICPU_MEMCTRL_STAT_PWR_DOWN_ACK                    BIT(1)
99 #define ICPU_MEMCTRL_STAT_INIT_DONE                       BIT(0)
100 
101 #define ICPU_MEMCTRL_REF_PERIOD                           0x240
102 
103 #define ICPU_MEMCTRL_REF_PERIOD_MAX_PEND_REF(x)           (((x) << 16) & GENMASK(19, 16))
104 #define ICPU_MEMCTRL_REF_PERIOD_MAX_PEND_REF_M            GENMASK(19, 16)
105 #define ICPU_MEMCTRL_REF_PERIOD_MAX_PEND_REF_X(x)         (((x) & GENMASK(19, 16)) >> 16)
106 #define ICPU_MEMCTRL_REF_PERIOD_REF_PERIOD(x)             ((x) & GENMASK(15, 0))
107 #define ICPU_MEMCTRL_REF_PERIOD_REF_PERIOD_M              GENMASK(15, 0)
108 
109 #define ICPU_MEMCTRL_TIMING0                              0x248
110 
111 #define ICPU_MEMCTRL_TIMING0_RD_TO_WR_DLY(x)              (((x) << 28) & GENMASK(31, 28))
112 #define ICPU_MEMCTRL_TIMING0_RD_TO_WR_DLY_M               GENMASK(31, 28)
113 #define ICPU_MEMCTRL_TIMING0_RD_TO_WR_DLY_X(x)            (((x) & GENMASK(31, 28)) >> 28)
114 #define ICPU_MEMCTRL_TIMING0_WR_CS_CHANGE_DLY(x)          (((x) << 24) & GENMASK(27, 24))
115 #define ICPU_MEMCTRL_TIMING0_WR_CS_CHANGE_DLY_M           GENMASK(27, 24)
116 #define ICPU_MEMCTRL_TIMING0_WR_CS_CHANGE_DLY_X(x)        (((x) & GENMASK(27, 24)) >> 24)
117 #define ICPU_MEMCTRL_TIMING0_RD_CS_CHANGE_DLY(x)          (((x) << 20) & GENMASK(23, 20))
118 #define ICPU_MEMCTRL_TIMING0_RD_CS_CHANGE_DLY_M           GENMASK(23, 20)
119 #define ICPU_MEMCTRL_TIMING0_RD_CS_CHANGE_DLY_X(x)        (((x) & GENMASK(23, 20)) >> 20)
120 #define ICPU_MEMCTRL_TIMING0_RAS_TO_PRECH_DLY(x)          (((x) << 16) & GENMASK(19, 16))
121 #define ICPU_MEMCTRL_TIMING0_RAS_TO_PRECH_DLY_M           GENMASK(19, 16)
122 #define ICPU_MEMCTRL_TIMING0_RAS_TO_PRECH_DLY_X(x)        (((x) & GENMASK(19, 16)) >> 16)
123 #define ICPU_MEMCTRL_TIMING0_WR_TO_PRECH_DLY(x)           (((x) << 12) & GENMASK(15, 12))
124 #define ICPU_MEMCTRL_TIMING0_WR_TO_PRECH_DLY_M            GENMASK(15, 12)
125 #define ICPU_MEMCTRL_TIMING0_WR_TO_PRECH_DLY_X(x)         (((x) & GENMASK(15, 12)) >> 12)
126 #define ICPU_MEMCTRL_TIMING0_RD_TO_PRECH_DLY(x)           (((x) << 8) & GENMASK(11, 8))
127 #define ICPU_MEMCTRL_TIMING0_RD_TO_PRECH_DLY_M            GENMASK(11, 8)
128 #define ICPU_MEMCTRL_TIMING0_RD_TO_PRECH_DLY_X(x)         (((x) & GENMASK(11, 8)) >> 8)
129 #define ICPU_MEMCTRL_TIMING0_WR_DATA_XFR_DLY(x)           (((x) << 4) & GENMASK(7, 4))
130 #define ICPU_MEMCTRL_TIMING0_WR_DATA_XFR_DLY_M            GENMASK(7, 4)
131 #define ICPU_MEMCTRL_TIMING0_WR_DATA_XFR_DLY_X(x)         (((x) & GENMASK(7, 4)) >> 4)
132 #define ICPU_MEMCTRL_TIMING0_RD_DATA_XFR_DLY(x)           ((x) & GENMASK(3, 0))
133 #define ICPU_MEMCTRL_TIMING0_RD_DATA_XFR_DLY_M            GENMASK(3, 0)
134 
135 #define ICPU_MEMCTRL_TIMING1                              0x24c
136 
137 #define ICPU_MEMCTRL_TIMING1_RAS_TO_RAS_SAME_BANK_DLY(x)  (((x) << 24) & GENMASK(31, 24))
138 #define ICPU_MEMCTRL_TIMING1_RAS_TO_RAS_SAME_BANK_DLY_M   GENMASK(31, 24)
139 #define ICPU_MEMCTRL_TIMING1_RAS_TO_RAS_SAME_BANK_DLY_X(x) (((x) & GENMASK(31, 24)) >> 24)
140 #define ICPU_MEMCTRL_TIMING1_BANK8_FAW_DLY(x)             (((x) << 16) & GENMASK(23, 16))
141 #define ICPU_MEMCTRL_TIMING1_BANK8_FAW_DLY_M              GENMASK(23, 16)
142 #define ICPU_MEMCTRL_TIMING1_BANK8_FAW_DLY_X(x)           (((x) & GENMASK(23, 16)) >> 16)
143 #define ICPU_MEMCTRL_TIMING1_PRECH_TO_RAS_DLY(x)          (((x) << 12) & GENMASK(15, 12))
144 #define ICPU_MEMCTRL_TIMING1_PRECH_TO_RAS_DLY_M           GENMASK(15, 12)
145 #define ICPU_MEMCTRL_TIMING1_PRECH_TO_RAS_DLY_X(x)        (((x) & GENMASK(15, 12)) >> 12)
146 #define ICPU_MEMCTRL_TIMING1_RAS_TO_RAS_DLY(x)            (((x) << 8) & GENMASK(11, 8))
147 #define ICPU_MEMCTRL_TIMING1_RAS_TO_RAS_DLY_M             GENMASK(11, 8)
148 #define ICPU_MEMCTRL_TIMING1_RAS_TO_RAS_DLY_X(x)          (((x) & GENMASK(11, 8)) >> 8)
149 #define ICPU_MEMCTRL_TIMING1_RAS_TO_CAS_DLY(x)            (((x) << 4) & GENMASK(7, 4))
150 #define ICPU_MEMCTRL_TIMING1_RAS_TO_CAS_DLY_M             GENMASK(7, 4)
151 #define ICPU_MEMCTRL_TIMING1_RAS_TO_CAS_DLY_X(x)          (((x) & GENMASK(7, 4)) >> 4)
152 #define ICPU_MEMCTRL_TIMING1_WR_TO_RD_DLY(x)              ((x) & GENMASK(3, 0))
153 #define ICPU_MEMCTRL_TIMING1_WR_TO_RD_DLY_M               GENMASK(3, 0)
154 
155 #define ICPU_MEMCTRL_TIMING2                              0x250
156 
157 #define ICPU_MEMCTRL_TIMING2_PRECH_ALL_DLY(x)             (((x) << 28) & GENMASK(31, 28))
158 #define ICPU_MEMCTRL_TIMING2_PRECH_ALL_DLY_M              GENMASK(31, 28)
159 #define ICPU_MEMCTRL_TIMING2_PRECH_ALL_DLY_X(x)           (((x) & GENMASK(31, 28)) >> 28)
160 #define ICPU_MEMCTRL_TIMING2_MDSET_DLY(x)                 (((x) << 24) & GENMASK(27, 24))
161 #define ICPU_MEMCTRL_TIMING2_MDSET_DLY_M                  GENMASK(27, 24)
162 #define ICPU_MEMCTRL_TIMING2_MDSET_DLY_X(x)               (((x) & GENMASK(27, 24)) >> 24)
163 #define ICPU_MEMCTRL_TIMING2_REF_DLY(x)                   (((x) << 16) & GENMASK(23, 16))
164 #define ICPU_MEMCTRL_TIMING2_REF_DLY_M                    GENMASK(23, 16)
165 #define ICPU_MEMCTRL_TIMING2_REF_DLY_X(x)                 (((x) & GENMASK(23, 16)) >> 16)
166 #define ICPU_MEMCTRL_TIMING2_FOUR_HUNDRED_NS_DLY(x)       ((x) & GENMASK(15, 0))
167 #define ICPU_MEMCTRL_TIMING2_FOUR_HUNDRED_NS_DLY_M        GENMASK(15, 0)
168 
169 #define ICPU_MEMCTRL_TIMING3                              0x254
170 
171 #define ICPU_MEMCTRL_TIMING3_RMW_DLY(x)                   (((x) << 16) & GENMASK(19, 16))
172 #define ICPU_MEMCTRL_TIMING3_RMW_DLY_M                    GENMASK(19, 16)
173 #define ICPU_MEMCTRL_TIMING3_RMW_DLY_X(x)                 (((x) & GENMASK(19, 16)) >> 16)
174 #define ICPU_MEMCTRL_TIMING3_ODT_RD_DLY(x)                (((x) << 12) & GENMASK(15, 12))
175 #define ICPU_MEMCTRL_TIMING3_ODT_RD_DLY_M                 GENMASK(15, 12)
176 #define ICPU_MEMCTRL_TIMING3_ODT_RD_DLY_X(x)              (((x) & GENMASK(15, 12)) >> 12)
177 #define ICPU_MEMCTRL_TIMING3_ODT_WR_DLY(x)                (((x) << 8) & GENMASK(11, 8))
178 #define ICPU_MEMCTRL_TIMING3_ODT_WR_DLY_M                 GENMASK(11, 8)
179 #define ICPU_MEMCTRL_TIMING3_ODT_WR_DLY_X(x)              (((x) & GENMASK(11, 8)) >> 8)
180 #define ICPU_MEMCTRL_TIMING3_LOCAL_ODT_RD_DLY(x)          (((x) << 4) & GENMASK(7, 4))
181 #define ICPU_MEMCTRL_TIMING3_LOCAL_ODT_RD_DLY_M           GENMASK(7, 4)
182 #define ICPU_MEMCTRL_TIMING3_LOCAL_ODT_RD_DLY_X(x)        (((x) & GENMASK(7, 4)) >> 4)
183 #define ICPU_MEMCTRL_TIMING3_WR_TO_RD_CS_CHANGE_DLY(x)    ((x) & GENMASK(3, 0))
184 #define ICPU_MEMCTRL_TIMING3_WR_TO_RD_CS_CHANGE_DLY_M     GENMASK(3, 0)
185 
186 #define ICPU_MEMCTRL_MR0_VAL                              0x258
187 
188 #define ICPU_MEMCTRL_MR1_VAL                              0x25c
189 
190 #define ICPU_MEMCTRL_MR2_VAL                              0x260
191 
192 #define ICPU_MEMCTRL_MR3_VAL                              0x264
193 
194 #define ICPU_MEMCTRL_TERMRES_CTRL                         0x268
195 
196 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_RD_EXT              BIT(11)
197 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_RD_ENA(x)           (((x) << 7) & GENMASK(10, 7))
198 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_RD_ENA_M            GENMASK(10, 7)
199 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_RD_ENA_X(x)         (((x) & GENMASK(10, 7)) >> 7)
200 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_WR_EXT              BIT(6)
201 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_WR_ENA(x)           (((x) << 2) & GENMASK(5, 2))
202 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_WR_ENA_M            GENMASK(5, 2)
203 #define ICPU_MEMCTRL_TERMRES_CTRL_ODT_WR_ENA_X(x)         (((x) & GENMASK(5, 2)) >> 2)
204 #define ICPU_MEMCTRL_TERMRES_CTRL_LOCAL_ODT_RD_EXT        BIT(1)
205 #define ICPU_MEMCTRL_TERMRES_CTRL_LOCAL_ODT_RD_ENA        BIT(0)
206 
207 #define ICPU_MEMCTRL_DQS_DLY(x) (0x270)
208 
209 #define ICPU_MEMCTRL_DQS_DLY_TRAIN_DQ_ENA                 BIT(11)
210 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY_TRM1(x)              (((x) << 8) & GENMASK(10, 8))
211 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY_TRM1_M               GENMASK(10, 8)
212 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY_TRM1_X(x)            (((x) & GENMASK(10, 8)) >> 8)
213 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY_TRM0(x)              (((x) << 5) & GENMASK(7, 5))
214 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY_TRM0_M               GENMASK(7, 5)
215 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY_TRM0_X(x)            (((x) & GENMASK(7, 5)) >> 5)
216 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY(x)                   ((x) & GENMASK(4, 0))
217 #define ICPU_MEMCTRL_DQS_DLY_DQS_DLY_M                    GENMASK(4, 0)
218 
219 #define ICPU_MEMPHY_CFG                                   0x278
220 
221 #define ICPU_MEMPHY_CFG_PHY_FLUSH_DIS                     BIT(10)
222 #define ICPU_MEMPHY_CFG_PHY_RD_ADJ_DIS                    BIT(9)
223 #define ICPU_MEMPHY_CFG_PHY_DQS_EXT                       BIT(8)
224 #define ICPU_MEMPHY_CFG_PHY_FIFO_RST                      BIT(7)
225 #define ICPU_MEMPHY_CFG_PHY_DLL_BL_RST                    BIT(6)
226 #define ICPU_MEMPHY_CFG_PHY_DLL_CL_RST                    BIT(5)
227 #define ICPU_MEMPHY_CFG_PHY_ODT_OE                        BIT(4)
228 #define ICPU_MEMPHY_CFG_PHY_CK_OE                         BIT(3)
229 #define ICPU_MEMPHY_CFG_PHY_CL_OE                         BIT(2)
230 #define ICPU_MEMPHY_CFG_PHY_SSTL_ENA                      BIT(1)
231 #define ICPU_MEMPHY_CFG_PHY_RST                           BIT(0)
232 #define ICPU_MEMPHY_DQ_DLY_TRM                            0x180
233 #define ICPU_MEMPHY_DQ_DLY_TRM_RSZ                        0x4
234 
235 #define ICPU_MEMPHY_ZCAL                                  0x294
236 
237 #define ICPU_MEMPHY_ZCAL_ZCAL_CLK_SEL                     BIT(9)
238 #define ICPU_MEMPHY_ZCAL_ZCAL_PROG_ODT(x)                 (((x) << 5) & GENMASK(8, 5))
239 #define ICPU_MEMPHY_ZCAL_ZCAL_PROG_ODT_M                  GENMASK(8, 5)
240 #define ICPU_MEMPHY_ZCAL_ZCAL_PROG_ODT_X(x)               (((x) & GENMASK(8, 5)) >> 5)
241 #define ICPU_MEMPHY_ZCAL_ZCAL_PROG(x)                     (((x) << 1) & GENMASK(4, 1))
242 #define ICPU_MEMPHY_ZCAL_ZCAL_PROG_M                      GENMASK(4, 1)
243 #define ICPU_MEMPHY_ZCAL_ZCAL_PROG_X(x)                   (((x) & GENMASK(4, 1)) >> 1)
244 #define ICPU_MEMPHY_ZCAL_ZCAL_ENA                         BIT(0)
245 
246 #endif
247