1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2012 Freescale Semiconductor, Inc.
4  *
5  * Configuration settings for the Freescale i.MX6Q SabreAuto board.
6  */
7 
8 #ifndef __MX6SABREAUTO_CONFIG_H
9 #define __MX6SABREAUTO_CONFIG_H
10 
11 #ifdef CONFIG_SPL
12 #include "imx6_spl.h"
13 #endif
14 
15 #define CONFIG_MACH_TYPE	3529
16 #define CONFIG_MXC_UART_BASE	UART4_BASE
17 #define CONSOLE_DEV		"ttymxc3"
18 
19 /* USB Configs */
20 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
21 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET	/* For OTG port */
22 #define CONFIG_MXC_USB_PORTSC	(PORT_PTS_UTMI | PORT_PTS_PTW)
23 #define CONFIG_MXC_USB_FLAGS	0
24 
25 #define CONFIG_PCA953X
26 #define CONFIG_SYS_I2C_PCA953X_WIDTH	{ {0x30, 8}, {0x32, 8}, {0x34, 8} }
27 
28 #include "mx6sabre_common.h"
29 
30 /* Falcon Mode */
31 #ifdef CONFIG_SPL_OS_BOOT
32 #define CONFIG_SPL_FS_LOAD_ARGS_NAME	"args"
33 #define CONFIG_SPL_FS_LOAD_KERNEL_NAME	"uImage"
34 #define CONFIG_SYS_SPL_ARGS_ADDR       0x18000000
35 
36 /* Falcon Mode - MMC support: args@1MB kernel@2MB */
37 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR  0x800   /* 1MB */
38 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512)
39 #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR        0x1000  /* 2MB */
40 #endif
41 
42 #ifdef CONFIG_MTD_NOR_FLASH
43 #define CONFIG_SYS_FLASH_BASE           WEIM_ARB_BASE_ADDR
44 #define CONFIG_SYS_FLASH_SECT_SIZE      (128 * 1024)
45 #define CONFIG_SYS_MAX_FLASH_BANKS 1    /* max number of memory banks */
46 #define CONFIG_SYS_MAX_FLASH_SECT 256   /* max number of sectors on one chip */
47 #define CONFIG_SYS_FLASH_EMPTY_INFO
48 #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
49 #endif
50 
51 #define CONFIG_SYS_FSL_USDHC_NUM	2
52 
53 /* I2C Configs */
54 #define CONFIG_SYS_I2C
55 #define CONFIG_SYS_I2C_MXC
56 #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
57 #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
58 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
59 #define CONFIG_SYS_I2C_SPEED		100000
60 
61 /* NAND stuff */
62 #define CONFIG_SYS_MAX_NAND_DEVICE     1
63 #define CONFIG_SYS_NAND_BASE           0x40000000
64 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
65 #define CONFIG_SYS_NAND_ONFI_DETECTION
66 
67 /* DMA stuff, needed for GPMI/MXS NAND support */
68 
69 /* PMIC */
70 #define CONFIG_POWER
71 #define CONFIG_POWER_I2C
72 #define CONFIG_POWER_PFUZE100
73 #define CONFIG_POWER_PFUZE100_I2C_ADDR	0x08
74 
75 #endif                         /* __MX6SABREAUTO_CONFIG_H */
76