AESMC

AES mix columns.

313029282726252423222120191817161514131211109876543210
0100111000101000011010RnRd
D

AESMC <Vd>.16B, <Vn>.16B

integer d = UInt(Rd); integer n = UInt(Rn); if !HaveAESExt() then UNDEFINED; boolean decrypt = (D == '1');

Assembler Symbols

<Vd>

Is the name of the SIMD&FP destination register, encoded in the "Rd" field.

<Vn>

Is the name of the SIMD&FP source register, encoded in the "Rn" field.

Operation

AArch64.CheckFPAdvSIMDEnabled(); bits(128) operand = V[n]; bits(128) result; if decrypt then result = AESInvMixColumns(operand); else result = AESMixColumns(operand); V[d] = result;

Operational information

If PSTATE.DIT is 1:


Internal version only: isa v33.11seprel, AdvSIMD v29.05, pseudocode v2021-09_rel, sve v2021-09_rc3d ; Build timestamp: 2021-10-06T11:41

Copyright © 2010-2021 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.