FCM<cc> (vectors)

Floating-point compare vectors

Compare active floating-point elements in the first source vector with corresponding elements in the second source vector, and place the boolean results of the specified comparison in the corresponding elements of the destination predicate. Inactive elements in the destination predicate register are set to zero. Does not set the condition flags.

The <cc> symbol specifies one of the standard ARM condition codes: EQ, GE, GT, or NE, with the addition of UO for an unordered comparison.

This instruction is used by the pseudo-instructions FCMLE (vectors), and FCMLT (vectors).

It has encodings from 5 classes: Equal , Greater than , Greater than or equal , Not equal and Unordered

Equal

313029282726252423222120191817161514131211109876543210
01100101size0Zm011PgZn0Pd
cmphcmpl

FCMEQ <Pd>.<T>, <Pg>/Z, <Zn>.<T>, <Zm>.<T>

if !HaveSVE() && !HaveSME() then UNDEFINED; if size == '00' then UNDEFINED; integer esize = 8 << UInt(size); integer g = UInt(Pg); integer n = UInt(Zn); integer m = UInt(Zm); integer d = UInt(Pd); SVECmp op = Cmp_EQ;

Greater than

313029282726252423222120191817161514131211109876543210
01100101size0Zm010PgZn1Pd
cmphcmpl

FCMGT <Pd>.<T>, <Pg>/Z, <Zn>.<T>, <Zm>.<T>

if !HaveSVE() && !HaveSME() then UNDEFINED; if size == '00' then UNDEFINED; integer esize = 8 << UInt(size); integer g = UInt(Pg); integer n = UInt(Zn); integer m = UInt(Zm); integer d = UInt(Pd); SVECmp op = Cmp_GT;

Greater than or equal

313029282726252423222120191817161514131211109876543210
01100101size0Zm010PgZn0Pd
cmphcmpl

FCMGE <Pd>.<T>, <Pg>/Z, <Zn>.<T>, <Zm>.<T>

if !HaveSVE() && !HaveSME() then UNDEFINED; if size == '00' then UNDEFINED; integer esize = 8 << UInt(size); integer g = UInt(Pg); integer n = UInt(Zn); integer m = UInt(Zm); integer d = UInt(Pd); SVECmp op = Cmp_GE;

Not equal

313029282726252423222120191817161514131211109876543210
01100101size0Zm011PgZn1Pd
cmphcmpl

FCMNE <Pd>.<T>, <Pg>/Z, <Zn>.<T>, <Zm>.<T>

if !HaveSVE() && !HaveSME() then UNDEFINED; if size == '00' then UNDEFINED; integer esize = 8 << UInt(size); integer g = UInt(Pg); integer n = UInt(Zn); integer m = UInt(Zm); integer d = UInt(Pd); SVECmp op = Cmp_NE;

Unordered

313029282726252423222120191817161514131211109876543210
01100101size0Zm110PgZn0Pd

FCMUO <Pd>.<T>, <Pg>/Z, <Zn>.<T>, <Zm>.<T>

if !HaveSVE() && !HaveSME() then UNDEFINED; if size == '00' then UNDEFINED; integer esize = 8 << UInt(size); integer g = UInt(Pg); integer n = UInt(Zn); integer m = UInt(Zm); integer d = UInt(Pd); SVECmp op = Cmp_UN;

Assembler Symbols

<Pd>

Is the name of the destination scalable predicate register, encoded in the "Pd" field.

<T>

Is the size specifier, encoded in size:

size <T>
00 RESERVED
01 H
10 S
11 D
<Pg>

Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.

<Zn>

Is the name of the first source scalable vector register, encoded in the "Zn" field.

<Zm>

Is the name of the second source scalable vector register, encoded in the "Zm" field.

Operation

CheckSVEEnabled(); integer elements = VL DIV esize; bits(PL) mask = P[g]; bits(VL) operand1 = if AnyActiveElement(mask, esize) then Z[n] else Zeros(); bits(VL) operand2 = if AnyActiveElement(mask, esize) then Z[m] else Zeros(); bits(PL) result; for e = 0 to elements-1 if ElemP[mask, e, esize] == '1' then bits(esize) element1 = Elem[operand1, e, esize]; bits(esize) element2 = Elem[operand2, e, esize]; boolean res; case op of when Cmp_EQ res = FPCompareEQ(element1, element2, FPCR[]); when Cmp_GE res = FPCompareGE(element1, element2, FPCR[]); when Cmp_GT res = FPCompareGT(element1, element2, FPCR[]); when Cmp_UN res = FPCompareUN(element1, element2, FPCR[]); when Cmp_NE res = FPCompareNE(element1, element2, FPCR[]); when Cmp_LT res = FPCompareGT(element2, element1, FPCR[]); when Cmp_LE res = FPCompareGE(element2, element1, FPCR[]); ElemP[result, e, esize] = if res then '1' else '0'; else ElemP[result, e, esize] = '0'; P[d] = result;

Operational information

If FEAT_SME is implemented and the PE is in Streaming SVE mode, then any subsequent instruction which is dependent on the predicate register written by this instruction might be significantly delayed.


Internal version only: isa v33.11seprel, AdvSIMD v29.05, pseudocode v2021-09_rel, sve v2021-09_rc3d ; Build timestamp: 2021-10-06T11:41

Copyright © 2010-2021 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.