IRG

Insert Random Tag inserts a random Logical Address Tag into the address in the first source register, and writes the result to the destination register. Any tags specified in the optional second source register or in GCR_EL1.Exclude are excluded from the selection of the random Logical Address Tag.

Integer
(FEAT_MTE)

313029282726252423222120191817161514131211109876543210
10011010110Xm000100XnXd

IRG <Xd|SP>, <Xn|SP>{, <Xm>}

if !HaveMTEExt() then UNDEFINED; integer d = UInt(Xd); integer n = UInt(Xn); integer m = UInt(Xm);

Assembler Symbols

<Xd|SP>

Is the 64-bit name of the destination general-purpose register or stack pointer, encoded in the "Xd" field.

<Xn|SP>

Is the 64-bit name of the first source general-purpose register or stack pointer, encoded in the "Xn" field.

<Xm>

Is the 64-bit name of the second general-purpose source register, encoded in the "Xm" field. Defaults to XZR if absent.

Operation

bits(64) operand = if n == 31 then SP[] else X[n]; bits(64) exclude_reg = X[m]; bits(16) exclude = exclude_reg<15:0> OR GCR_EL1.Exclude; if AArch64.AllocationTagAccessIsEnabled(AccType_NORMAL) then if GCR_EL1.RRND == '1' then RGSR_EL1 = bits(64) UNKNOWN; if IsOnes(exclude) then rtag = '0000'; else rtag = ChooseRandomNonExcludedTag(exclude); else bits(4) start = RGSR_EL1.TAG; bits(4) offset = AArch64.RandomTag(); rtag = AArch64.ChooseNonExcludedTag(start, offset, exclude); RGSR_EL1.TAG = rtag; else rtag = '0000'; bits(64) result = AArch64.AddressWithAllocationTag(operand, AccType_NORMAL, rtag); if d == 31 then SP[] = result; else X[d] = result;


Internal version only: isa v33.11seprel, AdvSIMD v29.05, pseudocode v2021-09_rel, sve v2021-09_rc3d ; Build timestamp: 2021-10-06T11:41

Copyright © 2010-2021 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.